## **UC Santa Barbara**

**UC Santa Barbara Electronic Theses and Dissertations**

### **Title**

III-V Ultra-Thin-Body InGaAs/InAs MOSFETs for Low Standby Power Logic Applications

**Permalink**

<https://escholarship.org/uc/item/5079g3mg>

**Author** Huang, Cheng-Ying

**Publication Date** 2015

Peer reviewed|Thesis/dissertation

UNIVERSITY of CALIFORNIA Santa Barbara

## <span id="page-1-0"></span>III-V Ultra-Thin-Body InGaAs/InAs MOSFETs for Low Standby Power Logic Applications

A Dissertation submitted in partial satisfaction of the requirements for the degree

> Doctor of Philosophy in Electrical and Computer Engineering

> > by

Cheng-Ying Huang

Committee in Charge:

Professor Mark J. W. Rodwell, Chair Professor Arthur C. Gossard Professor John E. Bowers Professor Umesh K. Mishra

September 2015

The Dissertation of Cheng-Ying Huang is approved.

Professor Arthur C. Gossard

Professor John E. Bowers

Professor Umesh K. Mishra

Professor Mark J. W. Rodwell, Committee Chair

August 2015

## III-V Ultra-Thin-Body InGaAs/InAs MOSFETs for Low Standby Power Logic Applications

Copyright  $\odot$  2015

by

Cheng-Ying Huang

#### Acknowledgements

Four years in UC Santa Barbara is not a long journey but definitely a wonderful adventure in my life. This adventure would not have been completed without the help and efforts from so many people. I am truly indebted to my advisor, Professor Mark Rodwell, for his support and guidance during my PhD studies. I was really fortunate to work with him and have greatly benefited from his extraordinary talent and enthusiasm on semiconductor device technology. I am also deeply thankful to Professor Arthur Gossard, for his encouragement and invaluable input on material growth. I would also want to thank my committee members, Professor John Bowers and Professor Umesh Mishra, for their time, efforts, and valuable suggestions on my work.

I started my PhD studies as a MBE grower in 2011. I do owe my sincere thanks to Dr. Jeremy Law for teaching me MBE growth on system C and mentoring me for the development of AlAlSb barriers. I did learn rapidly from him, widely from MBE growth, materials characterizations, to device physics. I would also like to thank John English, Hong Lu, Kurt Olsson, Peter Burke, Alan Liu and Justin Norman for their help on system C. I always called John, my MBE savior, because of his incredible knowledge and experience in MBE tools as well as his amazing skill for saving a dropped sample. I would especially like to thank Hong for her kindness and always being so helpful to me during my days in MBE lab.

I would like to thank Dr. Doron Cohen-Elias for teaching me InGaAs/InP MOCVD growth. Doron ramped up the MOCVD source/drain regrowth that greatly improved the throughput of UCSB MOSFET, speeding up our learning

curve and reducing the process variations. I was fortunate that I had the opportunity to learn with Doron and the access to abundant growth resources in MBE lab and MOCVD lab. I would also like to thank Chong Zhang, David Whitlatch, and the MOCVD staff members for their help on MOCVD maintenance.

In the last two years of my PhD studies, I was more focused on III-V MOSFET fabrications. In fact, the story in this dissertation would never have been possible without the efforts and contributions from Dr. Andrew Carter and Dr. Sanghoon Lee. Andy began developing the gate last process flow, and later on, Sanghoon developed the HSQ dummy gate process and the digital etch technique. The HSQ dummy gate process enables extremely small gate lengths, and the digital etch technique greatly improves transistor performance and has now been widely used in III-V MOSFET community. I was so lucky to help Andy and Sanghoon develop the gate last process flow by providing MBE channel growth and MBE/MOCVD source/drain regrowth. I was even luckier that I could learn the whole process flow with Andy and Sanghoon, and finally make my own devices, and continue their successful story.

I would like to express my gratitude to Gift Chobpattana and Professor Susanne Stemmer for their incredible ALD magic of high-k dielectrics on III-V channels. The TMA/N plasma pretreatment might be the best recipe in the world that surprised everyone with a demonstration of subthreshold swing around  $61 \text{ mV/dec.}$ I am also grateful to Professor Andrew Kummel in UC San Diego and Professor Paul McIntyre in Stanford for the long-term cooperation and the discussions on the high-k/III-V interfaces.

There are too many people whom I do owe my sincere thanks. Thanks to Pro-

fessor Debdeep Jena for his valuable discussion on 2DEG simulation. Thanks to Stephan Kraemer for his incredible skills on STEM images. Thanks to Dr. Xinyu Bao and Dr. Errol Sanchez from Applied Materials for providing III-V buffer on 12 inch Si substrates. Thanks to Hanwei Chiang and Prateek Choudhary for their help on TEM sample preparation. Thanks to Haoran Li for her assistance on AFM measurements. Thanks to all the UCSB cleanroom staff members (William Mitchell, Brian Thibeault, Brain Lingg, Don Freeborn, Aidan Hopkins, and Tom Reynolds) for their support and the maintenance of the process tools. Without their dedication, this work would never have been possible.

I would also like to thank all the members of Rodwell's group (Johann, Rob, Hyunchul, Seong-Kyun, Trea, Afrodite) for their help and assistance. I am deeply thankful to UCSB Taiwanese student association (TSA), TSA basketball team, and TSA softball team for your friendship and company in the past four years. I also want to thank my friends in Taiwan who constantly encourage me and care for me.

Last, I would like to thank my girlfriend, Fuqin. I am truly blessed to meet you here in Santa Barbara and later in Puerto Rico. I would like to thank my parents and my brother, for their unconditional love and patience. Without your encouragement and support, I could never have reached this far.

## Curriculum Vitæ

Cheng-Ying Huang



#### <span id="page-7-0"></span>First Author Publications

- [1] C. Y. Huang, P. Choudhary, S. Lee, S. Kraemer, V. Chobpattana, B. Thibeault, W. Mitchell, S. Stemmer, A. Gossard, and M. Rodwell, "12 nm-Gate-Length Ultrathin-Body InGaAs/InAs MOSFETs with  $8.3.10^5$ :1  $I_{ON}/I_{OFF}$ ," 73rd IEEE Device Research Conference(DRC), pp. 260-261, 2015. (Conference oral presentation and proceeding)
- [2] C. Y. Huang, S. Lee, E. Wilson, P. Long, M. Povolotskyi, V. Chobpattana, S. Stemmer, A. C. Gossard, G. Klimeck, and M. J. W. Rodwell, "Comparison of ultra-thin InAs and InGaAs quantum wells and ultra-thin-body surfacechannel MOSFETs," International Conference on Indium Phosphide and Related Materials (IPRM), 2015. (Conference oral presentation and abstract)
- [3] C. Y. Huang, X. Bao, Z. Ye, S. Lee, H. Chiang, H. Li, V. Chobpattana, B. Thibeault, W. Mitchell, S. Stemmer, A. Gossard, E. Sanchez, and M. Rodwell, "Ultrathin InAs-Channel MOSFETs on Si substrates," International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA), pp. 1-2, 2015. (Conference oral presentation and proceeding)
- [4] C. Y. Huang, S. Lee, V. Chobpattana, S. Stemmer, A. C. Gossard, B. J. Thibeault, W. Mitchell, and M. J. W. Rodwell, "Low power III-V InGaAs MOSFETs featuring InP recessed source/drain spacers with  $I_{on} =120 \mu A/\mu m$ at  $I_{\text{off}} = 1 \text{ nA}/\mu \text{m}$  and  $V_{\text{DS}} = 0.5 \text{ V}$ ," IEEE International Electron Device Meeting (IEDM), pp. 586-589, 2014. (Conference oral presentation and proceeding)
- [5] C. Y. Huang, S. Lee, V. Chobpattana, S. Stemmer, A. C. Gossard, and M. J. W. Rodwell, "Leakage current suppression in InGaAs-channel MOSFETs: Recessed InP source/drain spacers and InP channel caps," IEEE Proceeding of Lester Eastman Conference on High Performance Devices (LEC), pp. 1-4, 2014. (Conference oral presentation and proceeding)
- [6] C. Y. Huang, S. Lee, D. C. Elias, J. J. M. Law, V. Chobpattana, S. Stemmer, A. C. Gossard, and M. J. W. Rodwell, "Influence of InP source/drain layers upon the DC characteristics of InAs/InGaAs MOSFETs," IEEE 72nd Device Research Conference (DRC), pp. 225-226, 2014. (Conference oral presentation and proceeding)
- [7] C. Y. Huang, J. J. M. Law, H. Lu, M. J. W. Rodwell, and A. C. Gossard, "Two dimensional electron transport in modulation-doped InGaAs/AlAsSb ultrathin quantum wells," Journal of Applied Physics, v. 115, p. 123711, 2014. (Journal paper)
- [8] C. Y. Huang, S. Lee, D. C. Elias, J. J. M. Law, A. D. Carter, V. Chobpattana, S. Stemmer, A. C. Gossard, M. J. W. Rodwell, "Reduction of leakage current in  $In_{0.53}Ga_{0.47}As$  channel metal-oxide-semiconductor field-effecttransistors using  $AlAs_{0.56}Sb_{0.44}$  confinement layers," Applied Physics Letters, v. 103, p. 203502, 2013. (Journal paper)
- [9] C. Y. Huang, A. D. Carter, J. J. M. Law, S. Lee, D. C. Elias, V. Chobpattana, S. Stemmer, A. C. Gossard, M. J. W. Rodwell, "High Performance  $In_{0.53}Ga_{0.47}As$  Channel Metal-Oxide-Semiconductor Field-Effect Transistors with  $AIA_{50.56}Sb_{0.44}$  Barrier Layer," Semiconductor Research Corporation (SRC) TECHCON, Austin, 2013. (Conference oral presentation and proceeding)
- [10] C. Y. Huang, A. D. Carter, J. J. M. Law, S. Lee, D. C. Elias, V. Chobpattana, S. Stemmer, A. C. Gossard, M. J. W. Rodwell, " $In_{0.53}Ga_{0.47}As$  Channel

Metal-Oxide-Semiconductor Field-Effect Transistors with  $AIA_{80.56}Sb_{0.44}$  Barrier Layers and InAs MBE Source/Drain Regrowth," 30th North American Molecular Beam Epitaxy Conference (NAMBE), 2013. (Conference oral presentation and abstract)

[11] C. Y. Huang, J. J. M. Law, H. Lu, M. J. W. Rodwell, and A. C. Gossard, "Development of AlAsSb as barrier material for sub-10-nm Lg InGaAs channel nMOSFETs," MRS Online Proceedings Library 1561, mrss13-1561-cc01-10, 2013. (Conference oral presentation and proceeding)

#### <span id="page-9-0"></span>Other Publications

- [1] P. Choudhary, C. -Y. Huang, J.C. Rode, H.W. Chiang, M.J.W. Rodwell, "InGaAs/InP DHBTs using MOCVD Selective Emitter Regrowth," International Conference on Indium Phosphide and Related Materials (IPRM), 2015.
- [2] M. Rodwell, C.-Y. Huang, S. Lee, A.C. Gossard, V. Chobpattanna, S. Stemmer, B. Thibeault, W. Mitchell, P. Long, E. Wilson, S. Mehrotra, M. Povolotskyi, G. Klimeck, "Record-Performance Thermally-Limited Devices, Prospects for High-On-Current Steep Subthreshold Swing Devices," International Conference on Indium Phosphide and Related Materials (IPRM), 2015. (Invited paper)
- [3] M. J. W. Rodwell, C.-Y. Huang, J. Rode, P. Choudhary, S. Lee, A.C. Gossard, P. Long, E. Wilson, S. Mehrotra, M. Povolotskyi, G. Klimeck, M. Urteaga, B. Brar, V. Chobpattanna, S. Stemmer, "Transistors for VLSI, for Wireless: A View Forwards Through Fog," 73rd IEEE Device Research Conference(DRC), 2015. (Invited paper)
- [4] M. J. Rodwell, C. Y. Huang, S. Lee, V. Chobpattana, B. Thibeault, W. Mitchell, S. Stemmer, A. Gossard, "Record-Performance In (Ga) As MOS-FETS Targeting ITRS High-Performance and Low-Power Logic," ECS Transactions, v. 66, pp.135-140, 2015. (Invited paper)
- [5] S. Lee, V. Chobpattana, C. Y. Huang, B. J. Thibeault, W. Mitchell, V. Chobpattana, S. Stemmer, A. C. Gossard, M. J. W. Rodwell, "Record Ion  $(0.50 \text{ mA}/\mu \text{m}$  at  $V_{\text{DD}} = 0.5 \text{ V}$  and  $I_{\text{off}} = 100 \text{ nA}/\mu \text{m}$ ) 25 nm-Gate-Length  $ZrO_2/InAs/InAlAs MOSFETs$ ," Symposium on VLSI Technology, pp. 1-2, 2014.
- [6] S. Lee, C. Y. Huang, D. C. Elias, B. J. Thibeault, W. Mitchell, V. Chobpattana, S. Stemmer, A. C. Gossard, M. J. W. Rodwell, "Highly Scalable Raised Source/Drain InAs Quantum Well MOSFETs Exhibiting  $I_{on} = 482 \mu A/\mu m$

at  $I_{\text{off}}$  100 nA/ $\mu$ m and  $V_{\text{DD}} = 0.5$  V," IEEE Electron Device Letters, pp. 621-623, 2014.

- [7] M. J. Rodwell, S. Lee, C. Y. Huang, D. Elias, V. Chobpattanna, J. Rode, H.- W. Chiang, P. Choudhary, R. Maurer, M. Urteaga, B. Brar, A. C. Gossard, S. Stemmer, "Nanometer InP electron devices for VLSI and THz applications," 72nd Device Research Conference (DRC), pp. 215-216, 2014.
- [8] S. Lee, C. Y. Huang, D. C. Elias, B. J. Thibeault, W. Mitchell, V. Chobpattana, S. Stemmer, A. C. Gossard, M. J. W. Rodwell, "35 nm-L<sup>g</sup> raised  $S/D$  In<sub>0.53</sub> Ga<sub>0.47</sub> As quantum-well MOSFETs with 81 mV/decade subthreshold swing at  $V_{DS} = 0.5$  V," 72nd Device Research Conference (DRC), pp. 223-224, 2014.
- [9] D. C. Elias, A. Sivananthan, C. Zhang, S. Keller, H. W. Chiang, J. J. M. Law, B. J. Thibeault, W. J. Mitchell, S. Lee, A. D. Carter, C.-Y. Huang, V. Chobpattana, S. Stemmer, S. P. Denbaars, L. A. Coldren and M. J. W. Rodwell, "Formation of InGaAs fins by atomic layer epitaxy on InP sidewalls," Jpn. J. Appl. Phys., vol. 53, no. 6, pp. 065503, 2014.
- [10] S. Lee, C. Y. Huang, D. C. Elias, J. J. M. Law, V. Chobpattana, S. Krmer, B. J. Thibeault, W. Mitchell, S. Stemmer, A. C. Gossard, and M. J. W. Rodwell, "High performance raised source/drain  $InAs/In<sub>0.53</sub>Ga<sub>0.47</sub>As channel$ metal-oxide-semiconductor field-effect-transistors with reduced leakage using a vertical spacer," Applied Physics Letters, v. 103, p. 233503, 2013.
- [11] S. Lee, C. Y. Huang, A. D. Carter, D. C. Elias, J. J. M. Law, V. Chobpattana, S. Krmer, B. J. Thibeault, W. Mitchell, S. Stemmer, A. C. Gossard, and M. J. W. Rodwell, "Record Extrinsic Transconductance  $(2.45 \text{ mS}/\mu \text{m}$  at  $V_{DS}$  $= 0.5$  V) InAs/In<sub>0.53</sub>GaAs Channel MOSFETs Using MOCVD Source-Drain Regrowth," Symposium on VLSI Technology, T246, 2013.
- [12] S. Lee, C. Y. Huang, A. D. Carter, J. J. M. Law, D. C. Elias, V. Chobpattana, B. J. Thibeault, W. Mitchell, S. Stemmer, A. C. Gossard, and M. J. W. Rodwell, "High Transconductance Surface Channel  $In_{0.53}Ga_{0.47}As$  MOSFETs Using MBE Source-Drain Regrowth and Surface Digital Etching," International Conference on Indium Phosphide and Related Materials (IPRM), pp. 1-2, 2013.
- [13] A. D. Carter, S. Lee, D. C. Elias, C. -Y. Huang, J. J. M. Law, W. Mitchell, B. Thibeault, , V. Chobpattana, S. Stemmer, A. C. Gossard, M. J. W. Rodwell, "Performance impact of post-regrowth channel etching on InGaAs MOS-FETs having MOCVD source-drain regrowth," 71st Device Research Conference (DRC), pp. 23-24, 2013.
- [14] D. C. Elias, J. J. M. Law, H. W. Chiang, A. Sivananthan, C. Zhang, B. J. Thibeault, W. J. Mitchell, S. Lee, A. D. Carter, C.-Y. Huang, V. Chobpattana, S. Stemmer, S. Keller, and M. J. W. Rodwell, "Formation of Sub-10 nm width InGaAs finFETs of 200 nm Height by Atomic Layer Epitaxy," 71st Device Research Conference (DRC), pp. 1-2, 2013.
- [15] V. Chobpattana, J. Son, J. J. M. Law, R. Engel-Herbert, C. Y. Huang, and S. Stemmer, "Nitrogen-passivated dielectric/InGaAs interfaces with sub-nm equivalent oxide thickness and low interface trap densities," Applied Physics Letters, v. 102, p. 022907, 2013.
- [16] J. J. M. Law, A. D. Carter, S. Lee, C. -Y. Huang, H. Lu, M. J. W. Rodwell, and A. C. Gossard, "CoDoping of  $In_xGa_{1x}As$  with Silicon and Tellurium for Improved Ultra-Low Contact Resistance," Journal of Crystal Growth, v. 378, p. 92, 2013.
- $[17]$  M. L. Che, C. Y. Huang, S. Choang, Y. H. Chen, and J. Leu, "Thermal and mechanical properties of hybrid methylsilsesquioxane/poly (styreneb-4-vinylpyridine) low-k dielectrics using a late porogen removal scheme," J. Mater. Res., v. 25, p. 1049, 2010.

#### Abstract

## III-V Ultra-Thin-Body InGaAs/InAs MOSFETs for Low Standby Power Logic Applications

by

#### Cheng-Ying Huang

As device scaling continues to sub-10-nm regime, III-V InGaAs/InAs metaloxide-semiconductor field-effect transistors (MOSFETs) are promising candidates for replacing Si-based MOSFETs for future very-large-scale integration (VLSI) logic applications. III-V InGaAs materials have low electron effective mass and high electron velocity, allowing higher on-state current at lower  $V_{\text{DD}}$  and reducing the switching power consumption. However, III-V InGaAs materials have a narrower band gap and higher permittivity, leading to large band-to-band tunneling (BTBT) leakage or gate-induced drain leakage (GIDL) at the drain end of the channel, and large subthreshold leakage due to worse electrostatic integrity. To utilize III-V MOSFETs in future logic circuits, III-V MOSFETs must have high on-state performance over Si MOSFETs as well as very low leakage current and low standby power consumption. In this dissertation, we will report InGaAs/InAs ultra-thin-body MOSFETs. Three techniques for reducing the leakage currents in InGaAs/InAs MOSFETs are reported as described below.

1) Wide band-gap barriers: We developed  $\text{AlAs}_{0.44}\text{Sb}_{0.56}$  barriers lattice-match to InP by molecular beam epitaxy (MBE), and studied the electron transport in  $In_{0.53}Ga_{0.47}As/AlAs_{0.44}Sb_{0.56}$  heterostructures. The InGaAs channel MOS-

FETs using  $AlAs_{0.44}Sb_{0.56}$  bottom barriers or p-doped  $In_{0.52}Al_{0.48}As$  barriers were demonstrated, showing significant suppression on the back barrier leakage.

2) Ultra-thin channels: We investigated the electron transport in InGaAs and InAs ultra-thin quantum wells and ultra-thin body MOSFETs ( $t_{\text{ch}} \sim 2$ -4 nm). For high performance logic, InAs channels enable higher on-state current, while for low power logic, InGaAs channels allow lower BTBT leakage current.

3) Source/Drain engineering: We developed raised InGaAs and recessed InP source/drain spacers. The raised InGaAs source/drain spacers improve electrostatics, reducing subthreshold leakage, and smooth the electric field near drain, reducing BTBT leakage. With further replacement of raised InGaAs spacers by recessed, doping-graded InP spacers at high field regions, BTBT leakage can be reduced ∼100:1.

Using the above-mentioned techniques, record high performance InAs MOS-FETs with a 2.7 nm InAs channel and a  $ZrO<sub>2</sub>$  gate dielectric were demonstrated with  $I_{\text{on}} = 500 \ \mu\text{A}/\mu\text{m}$  at  $I_{\text{off}} = 100 \ \text{nA}/\mu\text{m}$  and  $V_{\text{DS}} = 0.5 \ \text{V}$ , showing the highest on-state performance among all the III-V MOSFETs and comparable performance to 22 nm Si FinFETs. Record low leakage InGaAs MOSFETs with recessed InP source/drain spacers were also demonstrated with minimum  $I_{\text{off}} = 60 \text{ pA}/\mu \text{m}$  at 30 nm- $L_{\rm g}$ , and  $I_{\rm on} = 150 \mu\text{A}/\mu\text{m}$  at  $I_{\rm off} = 1 \text{ nA}/\mu\text{m}$  and  $V_{\rm DS} = 0.5 \text{ V}$ . This recessed InP source/drain spacer technique improves device scalability and enables III-V MOSFETs for low standby power logic applications. Furthermore, ultrathin InAs channel MOSFETs were fabricated on Si substrates, exhibiting high yield and high transconductance  $g_m \sim 2.0 \text{ mS}/\mu\text{m}$  at 20 nm- $L_g$  and  $V_{\text{DS}}=0.5 \text{ V}$ . With further scaling of gate lengths, a 12 nm- $L_g$  III-V MOSFET has shown max-

imum  $I_{on}/I_{off}$  ratio ~8.3×10<sup>5</sup>, confirming that III-V MOSFETs are scalable to sub-10-nm technology nodes.

# **Contents**







# <span id="page-18-0"></span>List of Tables



# <span id="page-19-0"></span>List of Figures















<span id="page-26-0"></span>Chapter 1 Introduction

### <span id="page-27-0"></span>1.1 Introduction

In 1965, a paper entitled, "Cramming More Components onto Integrated Circuits," published by Gordon Moore predicted that the number of components in integrated circuits will double roughly every two years [\[1\]](#page-36-3). This prediction afterwards became widely known as "Moore's law" in technology history, driving the success of computer industries for more than four decades and the fast-growing mobile computing electronics. Miniaturization of metal-oxide-semiconductor field effect transistor (MOSFET) has led to higher transistor density, higher computational capability, and simultaneously lower production cost. However, as Si complementary metal-oxide-semiconductor (CMOS) technology approaches sub-10-nm generations, increasing leakage current (standby power consumption) and increasing switching power (active power) consumption become the fundamental limits for continuous MOSFET scaling and slow down the progress of Moore's law.

Conventional MOSFET scaling not only involves the reduction of device size but also requires the reduction in the transistor supply voltage  $(V_{DD})$ . The active power consumption decreases proportionately to the square of supply voltage  $(P_{\text{active}} \sim fCV_{\text{DD}}^2)$ . Fig. [1.1\(](#page-28-0)a) shows the  $V_{\text{DD}}$  scaling for the successive CMOS logic generations [\[2\]](#page-36-1). To keep constant electric field in the channel and reduce the switching power consumption,  $V_{\text{DD}}$  must be reduced, while low  $V_{\text{DD}}$  results in low on-state current and increases the switching delay  $(CV_{DD}/I_{on})$ . To attain reasonable on-state current and reduce delay, the threshold voltage  $V_{\text{th}}$  must be scaled down simultaneously with  $V_{\text{DD}}$  to maintain sufficient gate overdrive voltage  $(V_{\text{GS}} - V_{\text{th}})$ . However, low  $V_{\text{th}}$  causes a dramatic increase on subthreshold leak-



<span id="page-28-0"></span>Figure 1.1: (a)  $V_{\text{DD}}$  scaling,  $V_{\text{th}}$  scaling, and the oxide thickness scaling for the previous CMOS generations (Modified figure from [\[2\]](#page-36-1)). (b) Active power consumption and standby power consumption as a function of gate lengths [\[3\]](#page-36-2).

age, and increases standby power ( $P_{\text{standby}} \sim I_{\text{leakage}} V_{\text{DD}}$ ). Given that there is a lower limit for  $V_{th}$  (∼0.1 V),  $V_{DD}$  scaling also slows down around ∼0.7-0.8 V to avoid unacceptable performance loss. Therefore, the incapable of continued  $V_{\text{DD}}$ scaling gives rise to high active power consumption and is the main roadblock for continuous CMOS scaling.

The other limitation of MOSFET scaling is excess off-state leakage. High off-state leakage current can arise from large subthreshold leakage due to worse electrostatics, or from the tunneling leakage caused by large electric field in the oxides and the channels. Fig. [1.1\(](#page-28-0)b) shows the active power and standby power consumption as a function of gate lengths [\[3\]](#page-36-2). As device scaling continues, the standby power consumption ( $P_{\text{standby}} \sim I_{\text{leakage}} V_{\text{DD}}$ ) increases with the increment of leakage current and might approach the active power consumption if the leakage current can not be properly controlled (e.g. gate leakage in Fig.  $1.1(b)$  $1.1(b)$ ). Normally the MOSFET off-state leakage is limited by thermionic current and the minimum off-state leakage can be set by adjusting the threshold voltage. However, with the aggressive gate length scaling and oxide thickness scaling, the other leakage components such as gate leakage, junction leakage, and band-to-band tunneling leakage now become significant as compared to thermionic leakage. Reducing these leakage currents in nanoscale MOSFETs are of the utmost importance for continuous device scaling, in particular for low standby power logic applications and the battery-driven mobile electronics.

A successful extension of Moore's law to next technology nodes requires a solution to alleviate the above-mentioned power constraint and leakage constraint. In the past decade, new materials and new device architecture have been successfully implemented in modern CMOS technology to enable continued MOSFET scaling, for examples, SiGe source/drain stressor at 90 nm node [\[4\]](#page-36-4), high-k/metal gate process at 45 nm node [\[5\]](#page-36-5), and tri-gate transistor at 22 nm node [\[6\]](#page-36-6). To extend Moore's law to sub-10-nm generations, more innovations are indispensable and will definitely come in the foreseeable future.

Recently, new channel materials such as III-V compound semiconductors and Ge have drawn great attention because of their superior transport properties. III-V InGaAs/InAs materials are considered as promising candidates to replace Si n-channel MOSFETs. InGaAs channels have higher electron mobility and electron velocity than that of Si MOSFETs, which could deliver higher  $I_{on}$  at lower supply voltage. On the counterpart of p-channel, Ge is a very attractive replacement of Si p-channel MOSFETs because Ge has higher hole mobility and hole velocity. By introducing these heterogeneous channels (III-V and Ge) on the existing Si CMOS process platform, higher  $I_{\text{on}}$  could be achieved at an aggressively scaled  $V_{\text{DD}}$  around ~0.5 V. Therefore, these high mobility channels could alleviate the limitations of  $V_{\text{DD}}$  scaling and enable lower active power consumption.

## <span id="page-30-0"></span>1.2 Why III-V MOSFETs?

III-V InGaAs/InAs materials have smaller electron effective mass  $(m^* \sim 0.041)$ for In<sub>0.53</sub>Ga<sub>0.47</sub>As) than Si channels ( $m_t^* \sim 0.19$ ). Smaller electron effective mass provides the excellent transport properties, as evidenced by high electron mobility  $(\mu \sim 1/m^*)$  and high injection velocity  $(v_{\text{inj}} \sim \sqrt{1/m^*})$ . Table [1.1](#page-31-0) compares the material properties of Si, Ge, and III-V materials. Fig. [1.2](#page-31-1) shows the injection velocity of III-V channels and Si channels  $[7]$ . Even at lower  $V_{\text{DD}}$  at 0.5 V, the injection velocity of III-V channels is about  $3 \times 10^7$  (cm/s), at least two times higher than strained-Si channels. Besides the superior transport properties, III-V materials also have relatively mature manufacturing experiences from the radiofrequency (RF), microwave and millimeter wave analog industries. A wide variety of compound semiconductors provides an immense playground (e.g. band-gap, band alignment, effective mass, and strain etc.) to engineer the device structure and improve transistor performance. Because of smaller effective mass and higher tunneling probability, lower contact resistivity (n-type) on III-V materials can also be obtained, which is pivotal for the on-state performance of nanoscale transistors  $|8|$ .

Introducing III-V channels for VLSI logic applications has encountered tremendous challenges that still have not been resolved yet [\[9\]](#page-37-2). A suitable gate di-

| 300K                                     | Si   | Ge   | GaAs  | InAs  | $In_{0.53}Ga_{0.47}As$ |
|------------------------------------------|------|------|-------|-------|------------------------|
| Electron effective mass, $m_e^*$         | 0.19 | 0.08 | 0.063 | 0.023 | 0.041                  |
| Electron mobility, $\mu_e$ ( $cm^2/Vs$ ) | 1450 | 3900 | 9200  | 33000 | 12000                  |
| Hole mobility, $\mu_h(cm^2/Vs)$          | 370  | 1800 | 400   | 450   | 300                    |
| Band gap, $E_{\rm g}(eV)$                | 1.12 | 0.66 | 1.42  | 0.35  | 0.74                   |
| Relative permittivity, $\epsilon_r$      | 11.7 | 16.2 | 12.9  | 15.2  | 13.9                   |
| Lattice constant $(\AA)$                 | 5.43 | 5.66 | 5.65  | 6.06  | 5.87                   |
| Thermal expansion coefficient            | 2.6  | 5.9  | 5.73  | 4.52  | 5.66                   |
| $(10^{-6} °C^{-1})$                      |      |      |       |       |                        |

<span id="page-31-0"></span>Table 1.1: Material properties for Si, Ge and III-V compound semiconductors.



<span id="page-31-1"></span>Figure 1.2: Comparison of electron injection velocity of III-V HEMT and Si MOSFETs [\[7\]](#page-37-0).

electric with high permittivity and lower interface trap density is crucial for MOS-FET operations. Unlike  $Si/SiO<sub>2</sub>$  interfaces, to achieve high quality gate dielectrics on III-V channels poses the first formidable challenge. The widely-held belief is the exposure of III-V channels to the air must be prevented so that the in-situ oxide deposition immediately after channel growth is necessary [\[10,](#page-37-3)[11\]](#page-37-4). Recently, the development of self-cleaning process in atomic layer deposition (ALD) has significantly improved high- $k/III-V$  interfaces  $|12-14|$  and allowed a more flexible gate-last integration solution. The other major challenge is a suitable and manufacturable scheme to integrate III-V materials on Si wafers. The very dissimilar material properties between III-V and Si give rise to a high density of defects such as threading dislocations, anti-phase boundaries, and stacking faults/twins. These defects might imperil the device operations, so an effective method to prevent defect formation or to divert defects away from the device active area must be established [\[9,](#page-37-2) [15,](#page-37-7) [16\]](#page-38-0). On the other hand, for VLSI CMOS, n-/p- channels must coexist on the Si wafers. This greatly increases the process/integration complexity, and the solution must be found and validated.

In terms of device performance, high off-state leakage currents render III-V MOSFETs unsuitable for VLSI logic circuits. Since III-V channels have smaller band-gap, as shown in Table [1.1,](#page-31-0) large band-to-band tunneling occurs at the regions of crowded electric field, leading to excess off state leakage and limiting the device scalability. Higher relative permittivity of III-V channel also results in worse electrostatics and the increased subthreshold leakage. The band-to-band tunneling leakage and high subthreshold leakage strongly jeopardize the application of III-V MOSFETs at sub-10-nm technology nodes. To meet the requirements for wide-span logic products from high performance (HP) servers to low-power (LP) mobile computing electronics, the leakage current must be sufficiently low  $(I_{off} \sim 100 \text{ nA}/\mu\text{m}$  for HP, and 30 pA/ $\mu$ m for LP). Therefore, toward the ultimate success, III-V MOSFETs must be demonstrated on Si, with substantial higher performance than Si MOSFETs as well as very low leakage currents for different types of logic products.

### <span id="page-33-0"></span>1.3 Outline

In this dissertation, we are focused on III-V InGaAs/InAs ultra-thin body MOSFETs as illustrated in Fig. [1.3.](#page-34-0) The final goal is to achieve high performance and very low leakage III-V MOSFETs for both high performance and low standby power logic applications. Several leakage reduction methods—including barrier engineering, channel engineering, and source/drain engineering—are proposed during the progress toward this goal. The outline of this dissertation is described below.

Chapter 2 briefly introduces the ballistic MOSFET theory and the practical design considerations for nanoscale MOSFETs, including parasitic resistance, interface traps, MOSFET electrostatics, and off-state leakage currents. The MOS-FET on-state performance, subthreshold characteristics, and the band-to-band tunneling leakage will be discussed in detail.

Chapter 3 discusses the back barrier design of planar III-V MOSFETs. To reduce the back barrier leakage, two approaches have been proposed. The first



<span id="page-34-0"></span>Figure 1.3: UCSB ultra-thin channel planar MOSFETs.

approach is the implementation of wide band-gap AlAsSb barriers. The MBE growth of AlAsSb, the electron transport in InGaAs/AlAsSb heterostructures, and the MOSFET results for comparing InAlAs barriers and AlAsSb barriers are investigated in detail. The second approach is using P-type doped InAlAs barriers, which is also capable of reducing the buffer leakage.

Chapter 4 considers the ultimate channel design for ultra-thin body III-V MOSFETs. We first investigate the electron transport properties in InAs and InGaAs quantum wells. We then compare the ultra-thin surface channel InGaAs and InAs MOSFETs. As the channel thickness decreases, strong quantum confinement effects and non-parabolic band effects significantly influence the electron transport properties. In addition, we observe that the oxide traps above the conduction band edge of the channels greatly reduce the channel mobility and reduce on-state current. We conclude this chapter with a demonstration of record high performance InAs MOSFETs, showing comparable on-state performance to 22 nm Si FinFETs.

Chapter 5 reports the source/drain engineering for III-V MOSFETs. The

source/drain vertical spacers are proposed to improve transistor electrostatics and suppress the leakage currents. Using a recessed InP source/drain spacer, band-toband tunneling leakage can be significantly reduced. We demonstrate the record low leakage III-V MOSFETs with minimum  $I_{\text{off}} \sim 60 \text{ pA}/\mu \text{m}$  at  $L_{\text{g}} = 30 \text{ nm}$ . This recessed InP spacer greatly improves the device scalability and enables III-V MOS-FETs for low power logic applications.

Chapter 6 demonstrates a 12 nm  $L_{\rm g}$  III-V ultra-thin channel MOSFET. A 2.5 nm InGaAs/InAs composite channel MOSFET with doping-graded, recessed InP source/drain spacers shows well-balanced on/off DC performance, featuring maximum  $I_{\text{on}}/I_{\text{off}}$  ratio larger than  $8.3 \times 10^5$ , minimum leakage current around 1.3 nA/ $\mu$ m, and the subthreshold swing around 107 mV/dec. at  $V_{DS} = 0.5V$ . The FET result confirms that III-V MOSFETs are scalable to sub-10-nm technology nodes.

Chapter 7 demonstrates high performance and high yield ultra-thin InAs channel MOSFETs on Si substrates. A 20 nm gate length MOSFET exhibits high on-state current and high extrinsic transconductances ( $\sim 2 \text{ mS}/\mu\text{m}$ ). The III-V MOSFETs on Si substrates show negligible buffer leakage. The device results will be compared in detail with InAs MOSFETs on InP substrates.

Chapter 8 concludes this dissertation and summarizes the key experimental results. The directions for further improvements on transistor performance will be discussed.
## References

- [1] G. Moore, "Cramming More Components Onto Integrated Circuits," Electronics, vol. 38, p. 114, April 1965.
- [2] Y. Taur, "CMOS design near the limit of scaling," IBM Journal of Research and Development, vol. 46, pp. 213–222, March 2002.
- [3] W. Haensch, E. Nowak, R. Dennard, P. Solomon, A. Bryant, O. Dokumaci, A. Kumar, X. Wang, J. Johnson, and M. Fischetti, "Silicon CMOS devices beyond scaling," IBM Journal of Research and Development, vol. 50, pp. 339– 361, July 2006.
- [4] T. Ghani, M. Armstrong, C. Auth, M. Bost, P. Charvat, G. Glass, T. Hoffmann, K. Johnson, C. Kenyon, J. Klaus, B. McIntyre, K. Mistry, A. Murthy, J. Sandford, M. Silberstein, S. Sivakumar, P. Smith, K. Zawadzki, S. Thompson, and M. Bohr, "A 90nm high volume manufacturing logic technology featuring novel 45nm gate length strained silicon CMOS transistors," in Electron Devices Meeting (IEDM), 2003 IEEE International, pp. 11.6.1–11.6.3, Dec 2003.
- [5] K. Mistry, C. Allen, C. Auth, B. Beattie, D. Bergstrom, M. Bost, M. Brazier, M. Buehler, A. Cappellani, R. Chau, C.-H. Choi, G. Ding, K. Fischer, T. Ghani, R. Grover, W. Han, D. Hanken, M. Hattendorf, J. He, J. Hicks, R. Huessner, D. Ingerly, P. Jain, R. James, L. Jong, S. Joshi, C. Kenyon, K. Kuhn, K. Lee, H. Liu, J. Maiz, B. Mcintyre, P. Moon, J. Neirynck, S. Pae, C. Parker, D. Parsons, C. Prasad, L. Pipes, M. Prince, P. Ranade, T. Reynolds, J. Sandford, L. Shifren, J. Sebastian, J. Seiple, D. Simon, S. Sivakumar, P. Smith, C. Thomas, T. Troeger, P. Vandervoorn, S. Williams, and K. Zawadzki, "A 45nm Logic Technology with High-k+Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193nm Dry Patterning, and 100% Pb-free Packaging," in Electron Devices Meeting (IEDM), 2007 IEEE International, pp. 247–250, Dec 2007.
- [6] C. Auth, C. Allen, A. Blattner, D. Bergstrom, M. Brazier, M. Bost, M. Buehler, V. Chikarmane, T. Ghani, T. Glassman, R. Grover, W. Han, D. Hanken, M. Hattendorf, P. Hentges, R. Heussner, J. Hicks, D. Ingerly, P. Jain, S. Jaloviar, R. James, D. Jones, J. Jopling, S. Joshi, C. Kenyon, H. Liu, R. McFadden, B. Mcintyre, J. Neirynck, C. Parker, L. Pipes, I. Post, S. Pradhan, M. Prince, S. Ramey, T. Reynolds, J. Roesler, J. Sandford, J. Seiple, P. Smith, C. Thomas, D. Towner, T. Troeger, C. Weber, P. Yashar, K. Zawadzki, and K. Mistry, "A 22nm high performance and low-power

CMOS technology featuring fully-depleted tri-gate transistors, self-aligned contacts and high density MIM capacitors," in VLSI Technology, 2012 Symposium on, pp. 131–132, June 2012.

- [7] J. A. Alamo, "Nanometre-scale electronics with III-V compound semiconductors," Nature, vol. 479, p. 317, 2011.
- [8] A. Baraskar, A. C. Gossard, and M. J. W. Rodwell, "Lower limits to metal-semiconductor contact resistance: Theoretical models and experimental data," Journal of Applied Physics, vol. 114, no. 15, p. 154516, 2013.
- [9] H. Riel, L.-E. Wernersson, M. Hong, and J. A. del Alamo, "III-V compound semiconductor transistors-from planar to nanowire structures," MRS Bulletin, vol. 39, pp. 668–677, 8 2014.
- [10] M. Hong, J. Kwo, A. R. Kortan, J. P. Mannaerts, and A. M. Sergent, "Epitaxial Cubic Gadolinium Oxide as a Dielectric for Gallium Arsenide Passivation," Science, vol. 283, no. 5409, pp. 1897–1900, 1999.
- [11] M. Hong, J. Kwo, T. Lin, and M. Huang, "InGaAs Metal Oxide Semiconductor Devices with  $Ga_2O_3(Gd_2O_3)$  High- $\kappa$  Dielectrics for Science and Technology beyond Si CMOS," MRS Bulletin, vol. 34, pp. 514–521, 2009.
- [12] C. L. Hinkle, A. M. Sonnet, E. M. Vogel, S. McDonnell, G. J. Hughes, M. Milojevic, B. Lee, F. S. Aguirre-Tostado, K. J. Choi, H. C. Kim, J. Kim, and R. M. Wallace, "GaAs interfacial self-cleaning by atomic layer deposition," Applied Physics Letters, vol. 92, no. 7, p. 071901, 2008.
- [13] A. D. Carter, W. J. Mitchell, B. J. Thibeault, J. J. M. Law, and M. J. W. Rodwell, "Al<sub>2</sub>O<sub>3</sub> Growth on (100) \ In<sub>0.53</sub>Ga<sub>0.47</sub>As Initiated by Cyclic Trimethylaluminum and Hydrogen Plasma Exposures," Appl. Phys. Express, vol. 4, p. 91102, 2011.
- [14] V. Chobpattana, J. Son, J. J. M. Law, R. Engel-Herbert, C. Y. Huang, and S. Stemmer, "Nitrogen-passivated dielectric/InGaAs interfaces with sub-nm equivalent oxide thickness and low interface trap densities," Applied Physics Letters, vol. 102, no. 2, p. 022907, 2013.
- [15] J. Z. Li, J. Bai, J.-S. Park, B. Adekore, K. Fox, M. Carroll, A. Lochtefeld, and Z. Shellenbarger, "Defect reduction of GaAs epitaxy on Si (001) using selective aspect ratio trapping," Applied Physics Letters, vol. 91, p. 021114, July 2007.

[16] N. Waldron, G. Wang, N. D. Nguyen, T. Orzali, C. Merckling, G. Brammertz, P. Ong, G. Winderickx, G. Hellings, G. Eneman, M. Caymax, M. Meuris, N. Horiguchi, and A. Thean, "Integration of InGaAs Channel n-MOS Devices on 200mm Si Wafers Using the Aspect-Ratio-Trapping Technique," ECS Transactions, vol. 45, no. 4, pp. 115–128, 2012.

# Chapter 2 MOSFET Theory and Design

In this chapter, we briefly review the ballistic MOSFETs theory and compare the ballistic currents for III-V MOSFETs and Si MOSFETs. We also introduce the practical design considerations for nanoscale MOSFETs, including on-state performance, subthreshold characteristics and off-state leakage. Several important device parameters are defined in this chapter, and will be widely used for the analysis of experimental data.

## 2.1 Ideal MOSFETs theory

## 2.1.1 Ballistic MOSFET model

As transistor gate lengths decrease, the operation of transistor approaches ballistic limits [\[1,](#page-57-0) [2\]](#page-57-1). The ballistic electrons travel from the source to the drain without losing their energy through scattering events, and the electrons only relax the energy when arriving at heavily-doped drain. For ballistic MOSFETs, the onstate current can be described by,

<span id="page-40-0"></span>
$$
\frac{I_{\rm D}}{W_{\rm g}} = qv_{\rm inj}C_{\rm g-ch}(V_{\rm GS} - V_{\rm th})\tag{2.1}
$$

where the  $v_{\text{inj}}$  is the injection velocity,  $C_{\text{g-ch}}$  is the total gate-to-channel capacitance, and  $V_{\text{GS}} - V_{\text{th}}$  is gate overdrive voltage. The current is determined by the gate-to-channel capacitance and the injection velocity at the top of the barrier, as seen in Fig.  $2.1(a)$  $2.1(a)$ .

The total gate-to-channel capacitance,  $C_{g-ch}$ , consists of three series capac-



<span id="page-41-0"></span>Figure 2.1: (a) The band diagram of MOSFETs along the channels, showing that the position of top-of-barrier determines the amount of current flow from the source to the drain. (b) The gate-to-channel capacitance consists three series capacitances, including oxide capacitance, wave-function depth capacitance, and density-of-state capacitance (Courtesy of Sanghoon Lee).

itances shown in Fig. [2.1\(](#page-41-0)b);  $C_{\text{ox}}$ , the gate oxide capacitance, and  $C_{\text{depth}}$ , the capacitance term from semiconductors due to the offset of the centroid of electron wave-function from the oxide/channel interface, and  $C_{\text{DOS}}$ , the density of state capacitance associated with the Fermi level  $(E_F)$  position relative to the first subband  $(E_1)$  in the quantum wells. These three capacitances can be described as the following equations [\[3\]](#page-57-2).

$$
C_{\text{ox}} = \frac{\epsilon_{\text{ox}}}{t_{\text{ox}}} \tag{2.2}
$$

$$
C_{\text{depth}} \simeq \frac{\epsilon_{\text{channel}}}{\frac{t_{\text{ch}}}{2}} \tag{2.3}
$$

$$
C_{\text{DOS}} = \frac{d(-qN_s)}{d(\frac{E_t - E_1}{q})} = \frac{g_v \frac{q^2 m^2}{\pi \hbar^2}}{1 + \exp(-\frac{E_t - E_1}{kT})}
$$
(2.4)

where  $\epsilon_{\text{ox}}$  and  $\epsilon_{\text{channel}}$  are the permittivity of the gate oxide and the semiconductor channel, respectively.  $t_{\text{ox}}$  and  $t_{\text{ch}}$  are the oxide thickness and the channel thickness, respectively.  $g_v$  is band degeneracy and is equal to 1 for III-V InGaAs/InAs at  $\Gamma$  valley, and 6 for Si at  $\Delta$  valley. For  $C_{\text{depth}}$ , the electron wave-function depth is roughly located at the middle of the quantum well channel. Unlike  $C_{\text{ox}}$  and  $C_{\text{depth}}$ of which the physical meanings are straightforward,  $C_{\text{DOS}}$  is only significant for III-V channels because III-V materials have smaller electron effective mass, lower density of states, and lower band degeneracy. The density-of-state capacitance depends on the relative position of Fermi level  $(E_f)$  and the first sub-band energy  $(E_1)$ . At a non-degenerate case  $(E_1 - E_f > 3kT)$ ,  $C_{DOS}$  is  $\frac{q^2m^*}{2\pi\hbar^2}$  $\frac{q^2m^*}{2\pi\hbar^2} \exp(\frac{E_{\rm f}-E_1}{kT})$ . At a degenerate case  $(E_f - E_1 > 3kT)$ ,  $C_{DOS}$  is equal to  $\frac{q^2m^*}{2\pi\hbar^2}$  $\frac{q^2m^*}{2\pi\hbar^2}.$ 

On the other hand, the injection velocity is determined by the thermal velocity times a correcting factor from Fermi-Dirac integral as shown in Eq. [2.5.](#page-42-0)

<span id="page-42-0"></span>
$$
v_{\rm inj} = \sqrt{\frac{2kT}{\pi m^*}} \frac{F_{1/2}(\frac{E_{\rm f}-E_1}{kT})}{F_0(\frac{E_{\rm f}-E_1}{kT})}
$$
(2.5)

where  $F_{1/2}$  and  $F_0$  are Fermi-Dirac integral of  $1/2$  order and zero order, respectively. The injection velocity is independent of lateral electric field and the scattering parameters, and only determined by the effective mass and Fermi level position. At a non-degenerate case, the injection velocity is the same as thermal velocity  $\sqrt{\frac{2kT}{\pi m^*}}$ . At a degenerate case, the injection velocity is  $\frac{4}{3\pi}$  $\sqrt{\frac{2q(E_{\rm f}-E_{1})}{m^{*}}}.$ Given that  $E_f - E_1$  can be expressed in terms of  $(V_{\text{GS}} - V_{\text{th}})$ ,

<span id="page-42-1"></span>
$$
\frac{E_{\rm f} - E_1}{q} = \frac{C_{\rm EET}}{C_{\rm EET} + C_{\rm DOS}} (V_{\rm GS} - V_{\rm th})
$$
\n(2.6)

where  $C_{\text{EET}} = \frac{C_{\text{ox}} C_{\text{depth}}}{C_{\text{ox}} + C_{\text{depth}}}$  $\frac{C_{\text{ox}}C_{\text{depth}}}{C_{\text{ox}}+C_{\text{depth}}}$  is the equivalent electrostatic capacitance. Then in combination of all the equations from [2.1](#page-40-0) to [2.6,](#page-42-1) the ballistic current can be derived as below.

<span id="page-43-0"></span>
$$
J_{\text{ballistic}} = q \frac{C_{\text{EET}} \cdot C_{\text{DOS}}}{C_{\text{EET}} + C_{\text{DOS}}} (V_{\text{GS}} - V_{\text{th}}) v_{\text{inj}} \tag{2.7}
$$

At a degenerate case,  $J_{\text{ballistic}} \sim K(V_{\text{GS}} - V_{\text{th}})^{1.5}$ , where K is a function of  $C_{\text{EET}}$ and m<sup>∗</sup> . Unlike long channel MOSFETs where the transistors operate under drift-diffusion limits, the saturation current is proportional to  $J \backsim (V_{\text{GS}} - V_{\text{th}})^2$ .

## 2.1.2 Ballistic Si and III-V MOSFETs

Given Eq. [2.7,](#page-43-0) the ballistic current is determined by electron effetive mass, the total gate-to-channel capacitance, and the relative position of  $E_f - E_1$  (or  $V_{\text{GS}}-V_{\text{th}}$ ). Using this equation, we can calculate the ballistic current as a function of effective electrostatic thickness (EET) and electron effective mass as shown in Fig. [2.2](#page-44-0) [\[4\]](#page-57-3). In Fig. [2.2,](#page-44-0) there is an optimal channel effective mass for a given EET. The electron effective mass less than the optimal effective mass suffers from density of state bottleneck, while the effective mass larger than the optimal effective mass decreases the injection velocity. Given that  $g_v$  is 1 for III-V and 2 for ultra-thin Si channel (only  $\Delta_2$  is occupied while  $\Delta_4$  is emptied because of quantum confinement in thin channels), if EET is smaller than 0.5 nm (100) Si MOSFETs will outperform (100) III-V InGaAs MOSFETs [\[4\]](#page-57-3). However, such highly scaled EET is extremely challenging because thin gate dielectrics cause large gate leakage and reliability issues. Ultra-thin channels also result in large



<span id="page-44-0"></span>Figure 2.2: MOSFET normalized drive current for ballistic III-V and Si MOS-FETs [\[4\]](#page-57-3).

threshold voltage variation because of quantum confinement. If EET is unscalable and larger than 0.5 nm, theoretically III-V InGaAs MOSFETs have the capability to exceed Si MOSFETs and achieve higher ballistic current.

## 2.2 Practical MOSFETs design considerations

In this section, we will discuss the practical MOSFET design. The previous section have shown the ideal ballistic current for III-V MOSFETs. However, in reality the MOSFET performance is strongly affected by the parasitic resistance and parasitic capacitance. As gate lengths decrease, deleterious short channel effects caused by degraded 2-D electrostatics significantly affect the MOSFET characteristics. For example, a typical MOSFET transfer characteristic is shown



<span id="page-45-0"></span>Figure 2.3: A typical MOSFET transfer characteristic, showing on-state region, subthreshold region, and off-state region.

in Fig. [2.3.](#page-45-0) The  $I_{DS}$ - $V_{GS}$  curves can be divided into three regions, including onstate current, subthreshold leakage, and off-state leakage floor. We will define the key figures of merit for MOSFET operations in these three regions, and discuss the practical design considerations to improve MOSFET performance in many important aspects for logic applications.

## 2.2.1 On-state performance

In section 2.1, it was assumed that the source/drain regions are perfectly conductive with zero resistance  $(R<sub>S</sub> = R<sub>D</sub> = 0)$  for a MOSFET. However, in reality, the source/drain regions have finite series resistance from the source/drain layers  $(R_{\text{access}})$  and the source/drain metal contact  $(R_{\text{contact}})$ , as shown Fig. [2.4.](#page-46-0) At long gate lengths, this parasitic source/drain resistance  $(R_{SD} = R_S + R_D)$  is



<span id="page-46-0"></span>Figure 2.4: (a) The series resistance in MOSFETs. (b) The circuit diagram of MOSFETs with series resistance.

much smaller than channel resistance  $(R_{ch})$ , and thus negligible. But at small gate lengths where the channel resistance is small, the source/drain parasitic resistance becomes dominant in total resistance of MOSFETs, and significantly degrades the on-state performance if  $R_{SD}$  is too high. Fig. [2.4](#page-46-0) shows the parasitic source/drain resistance in MOSFETs, and the corresponding circuit diagram.

The on-state resistance  $(R_{\text{on}})$  of a MOSFET can be extracted at the linear region of the MOSFET output characteristic.  $R_{on}$  is defined as Eq. [2.8](#page-46-1) and consists of  $R_{\rm S}$ ,  $R_{\rm D}$  and  $R_{\rm ch}$ .

<span id="page-46-1"></span>
$$
R_{\rm on} = \frac{V_{\rm DS}}{I_{\rm DS}}|_{V_{\rm DS} \to 0} = R_{\rm S} + R_{\rm D} + R_{\rm ch}
$$
 (2.8)

The voltage drops across  $R<sub>S</sub>$  reduces effective  $V<sub>GS</sub>$  by  $I<sub>D</sub>R<sub>S</sub>$ , thereby reducing charge density in the channel and degrading the extrinsic transconductance.

$$
g_{\rm m} = \frac{dI_{\rm DS}}{dV_{\rm GS}}|_{\rm V_{\rm DS}=constant} = \frac{g_{\rm m,i}}{1 + g_{\rm m,i}R_{\rm S}}
$$
(2.9)

where  $g_{\rm m}$  and  $g_{\rm m,i}$  are extrinsic and intrinsic transconductance.

As the gate lengths scale beyond sub-10-nm nodes, the source/drain contact pitch must be scaled down simultaneously to continue area scaling and enable

higher transistor density. However, the source-drain pitch does not scale proportionately to the gate length because a smaller contact area dramatically increases the contact/resistance  $(R_{\text{contact}})$ . High contact resistance makes it difficult to further scale the transistor while still maintain high on-state performance. From International Technology Roadmap for Semiconductor (ITRS), the specific contact resistivity at source/drain must be smaller than  $5 \times 10^{-9} \Omega \cdot cm^2$  at 10 nm technology node [\[5\]](#page-57-4). High contact resistance from scaled ohmic contact is therefore the most critical issue that limits the device performance of nanoscale transistors.

In addition to parasitic source/drain resistance, the oxide/semiconductor interface traps have the considerable influence on MOSFET operations. The interface traps could be filled by channel electrons when the Fermi level is raised across the trap energy levels with increasing  $V_{\text{G}}$ . The charges filled in the interface traps  $(Q_{it})$  behave like an interface-trap capacitance  $(C_{it})$  in parallel to the semiconductor capacitance. Thus,  $C_{it}$  can be defined as Eq. [2.10.](#page-47-0)

<span id="page-47-0"></span>
$$
C_{\rm it}(\psi_{\rm s}) = \frac{dQ_{\rm it}}{d\psi_{\rm s}} = q^2 D_{\rm it}
$$
\n(2.10)

where  $\psi_{s}$  is the channel surface potential, and  $D_{it}$  is the interface trap density.

The charges filled in the interface traps can not contribute to the source-drain current. If the trap density is too high, the Fermi level can be pinned at the energy level of interface traps, reducing the gate control on the channel potential. On the other hand, the interface charges give rise to large Coulomb scattering with channel electrons, thus reducing effective channel mobility and degrading on-state current and transconductance. As a consequence, to deliver high drive current, a high quality gate dielectric with low interface trap density on the semiconductor channel is indispensable for any kind of MOSFETs.

#### 2.2.2 Electrostatics and subthreshold characteristics

The current of an ideal MOSFET is controlled by the position of top-of-barrier in the channel. The top-of-barrier is only modulated by the gate bias, as described in Fig.  $2.1(a)$  $2.1(a)$ . However, this is only true when the gate length is sufficiently long as compared to the depletion width of drain-channel junctions (The depletion of drain-channel junction is larger than source-channel junction due to large reverse bias). As gate lengths decrease, short channel effects (SCE) exacerbate and the depletion region of drain-channel junction encroaches into the channel region. The lateral electric field penetration into the channel reduces the height of the topof-barrier and lowers the MOSFET threshold voltage. Therefore, the threshold voltage decreases with increasing drain bias and decreasing gate lengths. This phenomenon is called drain-induced barrier lowering (DIBL) and  $V_t$  roll-off. The effect of DIBL can be seen as a capacitance coupling  $(C_{\text{gd}})$  between the drain terminal and the channel surface potential, as illustrated in Fig. [2.5.](#page-49-0) To characterize DIBL, it is usually defined as Eq. [2.11.](#page-48-0)

<span id="page-48-0"></span>
$$
DIBL = \frac{V_{\text{t,sat}} - V_{\text{t,lin}}}{V_{\text{D,sat}} - V_{\text{D,lin}}}
$$
(2.11)

In addition to DIBL, the other signature of short channel effects is the increased subthreshold swing. The subthreshold swing is defined as the following equation.

$$
SS = \frac{dV_{\text{GS}}}{d\log I_{\text{D}}}\Big|_{\text{V}_{\text{DS}} = \text{constant}} = \left(\frac{dV_{\text{GS}}}{d\psi_{\text{s}}}\right)\left(\frac{d\psi_{\text{s}}}{d\log I_{\text{D}}}\right) = m * n \tag{2.12}
$$



<span id="page-49-0"></span>Figure 2.5: The equivalent circuit diagram for the capacitances that are connected to the channel surface potential.

where  $\psi_{s}$  is the channel surface potential.  $m = \frac{dV_{\text{GS}}}{d\psi_{s}}$  $\frac{dV_{\text{GS}}}{d\psi_{\text{s}}}$  is the corresponding change of surface potential with the change of the gate bias. Given that the transport of MOSFET current is controlled by a thermionic current and  $I_D \propto \exp \frac{qv_s}{kT}$ ,  $n = \frac{d\psi_{\rm s}}{d\log n}$  $\frac{d\psi_{\rm s}}{d\log I_{\rm D}} = (\ln 10)(\frac{kT}{q})$ . Therefore, assume that at subthreshold region the gate voltage drop entirely falls on the semiconductor channels, then  $m = 1$  and the ideal subthreshold swing  $SS = (\ln 10)(\frac{kT}{q}) = 60$  mV/dec. at 300 K. In practice, the subthreshold swing is affected by the presence of interface traps  $(C_{it})$  and two dimensional (2-D) electrostatics  $(C_{gd})$ . With the presence of oxide/semiconductor interface traps, the subthreshold swing is degraded. When the Fermi level (or surface potential) is modulated by the gate bias in the subthreshold region, the interface traps having trap energy in the channel band-gap could be occupied or emptied, depending on the relative position of the Fermi level and the trap energy level. These interface traps act as a parallel capacitance  $(C_{it})$  with the semiconductor capacitance  $(C_{s})$ . Therefore, the subthreshold swing with the consideration for the interface traps is described as,

$$
SS = \frac{dV_{\rm GS}}{d\log I_{\rm D}} = (60 \frac{mV}{dec.})(\frac{C_{\rm ox} + C_{\rm s} + C_{\rm it}}{C_{\rm ox}})
$$
(2.13)

For a fully depleted ultra-thin-body MOSFET,  $C_{s}$  is negligible at subthreshold region, so  $SS = (60 \frac{mV}{dec}) (\frac{C_{ox} + C_{it}}{C_{ox}})$ . For long gate length devices, the subthreshold swing reflects the interface trap density between gate dielectrics and semiconductor channels, thereby being an important indicator to evaluate the dielectric quality. As gate lengths become smaller, the subthreshold swing is not only affected by the interface trap density  $(C_{it})$  but also altered by 2-D electrostatics  $(C_{\text{gd}})$ . The  $C_{\text{gd}}$  increases with the decrement of gate lengths so that the channel surface potential is also modulated by the drain bias through  $C_{\text{gd}}$ , as illustrated in Fig. [2.5.](#page-49-0) Therefore, the subthreshold swing deteriorates as the gate length is made smaller.

One simple device parameter to analyze the 2-D electrostatics in MOSFETs is the natural length  $(\lambda)$ , as shown in Eq. [2.14](#page-50-0) [\[6\]](#page-57-5).

<span id="page-50-0"></span>
$$
\lambda = \sqrt{\frac{\epsilon_{\rm ch}}{N \epsilon_{\rm ox}} t_{\rm ox} t_{\rm ch}}
$$
\n(2.14)

where N is the number of the gate. The natural length depends on the device structure, and is smaller for FinFETs or double gate devices. In general, the physical gate length  $(L_g)$  should be larger than 6 $\lambda$  to mitigate short channel effects [\[7\]](#page-57-6). Note that because III-V channels have larger permittivity with the resultant larger natural length, III-V MOSFETs have worse electrostatics as compared to Si MOS-FETs at the same channel thickness, oxide thickness, and oxide materials.

## 2.2.3 Off-state leakage: band-to-band tunneling

For VLSI logic circuits, MOSFETs must deliver high on-state current as well as low leakage, particularly for low standby power mobile electronics. Unfortunately, the off-state leakage increases quickly as gate lengths reduced and becomes the main battlefield for continuous device scaling. Fig. [2.6](#page-52-0) shows the leakage paths in a MOSFET, including (1) subthreshold leakage  $(I_{sub})$ , (2) gate leakage  $(I_G)$ , (3) drain-channel junction leakage  $(I_{junc})$ , (4) gate-induced drain leakage  $(I_{GIDL})$ , (5) punch-though leakage  $(I_{punch-through})$  and (6) direct source-drain tunneling leakage  $(I_{S-Dtunneling})$  [\[8,](#page-57-7)[9\]](#page-57-8). For an ideal MOSFET, the off-state leakage is limited by subthreshold leakage (1) and can be made smaller by simply adjusting the threshold voltage. However, in practice, at zero or negative gate bias the off-state leakage might begin to saturate at a certain level, as shown in Fig. [2.3.](#page-45-0) This saturated off-state leakage floor could arise from the gate leakage or the band-toband tunneling leakage such as  $I_{junc}$  and  $I_{GIDL}$ . To remedy the gate leakage, the high-k dielectric layers have been implemented to mitigate the gate leakage  $(I_{\rm G})$ instead of aggressive scaling of oxide physical thickness [\[10\]](#page-57-9). The junction leakage  $(I_{junc})$  and GIDL  $(I_{GIDL})$  can be optimized by careful junction engineering in the source/drain region using ion implantation technique, e.g. lightly-doped drain (LDD) [\[11,](#page-58-0) [12\]](#page-58-1). The punch-through leakage  $(I_{punch-through})$  can be mitigated by super steep retrograde wells, halo implantation, or using ultra-thin body SOI or FinFETs [\[8,](#page-57-7)[13\]](#page-58-2). For devices with extremely short gate lengths, the direct sourcedrain tunneling leakage ( $I_{S-Dtunneling}$ ) might occur and could be more serious for III-V MOSFETs due to smaller tunneling effective mass [\[14,](#page-58-3) [15\]](#page-58-4). Detailed mechanisms for each leakage path and the possible solutions can be found in [\[8,](#page-57-7) [9\]](#page-57-8).



<span id="page-52-0"></span>Figure 2.6: The possible leakage paths in nanoscale MOSFETs.

In this subsection, we will concentrate on the band-to-band tunneling (BTBT) related leakage.

Since high mobility channels have smaller band-gap energy, off-state leakage currents related to band-to-band tunneling are dominant for III-V and Ge channel MOSFETs [\[16\]](#page-58-5). BTBT occurs at the concentrated electric filed region such as drain-channel junction  $(I_{junc})$ , or the gate-drain overlap region  $(I_{GIDL})$ . In a typical MOSFET operation, the drain (N-type doped) and the channel (P-type doped well) junction is under large reverse-bias. The junction leakage could arise from the minority carrier injection from the depletion edges, or the carrier generation in the depletion region, or the avalanche current near drain. Besides the abovementioned mechanisms, if the drain and channel are heavily doped, the depletion width of the drain/channel junction becomes very narrow, leading to electron tunneling from the valence band of the p-doped channel to the conduction band of the n-doped drain. Given that III-V materials have a smaller tunneling mass and a smaller band-gap with a resultant narrower tunneling width, the strong voltage



<span id="page-53-0"></span>Figure 2.7: (a) The band profile of drain-to-channel junction under reverse bias. (b) The band profile at the gate-drain overlap region at large negative  $V_G$  and positive  $V_D$ .

drop in drain-channel junction could potentially give rise to large band-to-band tunneling, as illustrated in Fig. [2.7\(](#page-53-0)a). The tunneling rate (direct tunneling without a phonon) can be expressed by Eq. [2.15](#page-53-1) [\[17\]](#page-58-6).

<span id="page-53-1"></span>
$$
G_{\text{BTBT}} = AE \exp(-\frac{B}{E})\tag{2.15}
$$

where E represents the electric field,  $A \propto \sqrt{\frac{m^*}{E_G}}$  $\frac{m^*}{E_G}$  and  $B \propto (m^*)^{1/2} E_G^{3/2}$  are the coefficients and depend on the effective mass and the band-gap. Obviously, bandto-band tunneling is highly dependent on material band-gap, and small band-gap channels are more vulnerable to large tunneling leakage.

On the other hand, gate-induce-drain leakage (GIDL) is the other type of band-to-band tunneling leakage. Unlike junction leakage where BTBT occurs at the large drain-channel junction, GIDL occurs at the local area of the gatedrain overlap (surface band-to-band tunneling), as shown in Fig. [2.6.](#page-52-0) Because at

negative  $V_G$  and positive  $V_D$  the electric field is crowded at the gate-drain overlap region, the field crowding can cause large surface band bending, leading to large band-to-band tunneling or trap-assisted tunneling (TAT) [\[18\]](#page-58-7) as shown in Fig.  $2.7(b).$  $2.7(b).$ 

There are two important comments for these two BTBT related leakage. First, because the junction leakage path is away from the gate terminal, the BTBT leakage from the drain-channel junction is less sensitive to  $V_{\rm G}$ . However, for GIDL where BTBT occurs at the surface of gate-drain overlap region, the GIDL increases as applying larger negative gate bias. Therefore, examining the behavior of BTBT leakage floor with respect to  $V_{\text{GS}}$  might help differentiate the location of the BTBT leakage path.

Second, it was noticed that the BTBT leakage current increases with the decrement of the gate length because of lateral bipolar effects [\[19,](#page-59-0) [20\]](#page-59-1). When BTBT occurs near drain, the generated holes will either flow to the source side or to the substrates. Because the quantum well MOSFETs have the hole confinement from the semiconductor back barriers which prevent the hole extraction to the substrates, a large amount of holes could stay in the quantum wells and reduce the channel potential. The decrease on channel potential acts as a forward-bias on the source-channel junction, thus reducing the source-to-channel barrier and increasing the leakage current. In consequence, the BTBT leakage  $I_{\text{BTBT}}$  can be amplified by a current gain ( $\beta$ ) so that the total leakage is  $(\beta + 1)I_{\text{BTBT}}$ , as illustrated in Fig. [2.8.](#page-55-0) This phenomenon is called lateral bipolar effects in MOSFETs.



<span id="page-55-0"></span>Figure 2.8: A lateral bipolar effect in quantum well MOSFETs. The accumulation of holes in quantum well channels decreases the channel potential, forward-biasing the source-channel barriers and increasing leakage.

## 2.3 Summary

In this chapter, we reviewed the design considerations for ideal ballistic MOS-FETs and the practical MOSFETs. To attain high on-state performance of ballistic MOSFETs, the channel effective mass must be carefully selected according to the given effective electrostatics thickness. Optimized channel effective mass could deliver the highest ballistic current with the best balance between density of state and the injection velocity.

In practice, MOSFETs performance is significantly affected by the parasitic resistance, parasitic capacitance, 2-D electrostatics, and the off-state leakage. The parasitic source/drain resistance must be minimized to improve on-current and extrinsic transconductance. The oxide/semiconductor interface traps must be minimized to improve on-state performance as well as subthreshold swing. The transistor must have good 2-D electrostatics in that the natural length is sufficiently small as compared to the gate length. The minimum off-state leakage current in MOSFETs is usually limited by band-to-band tunneling leakage (junction leakage or gate-induced drain leakage) as well as the gate leakage if the oxide is too thin. Especially for III-V high mobility channels, lower band-gap energy gives rise to larger band-to-band tunneling leakage. As the device gate length now approaches sub-10-nm, how to suppress the off-state leakage current for a highly scaled III-V MOSFET to a sufficiently low level is the most critical challenge. This would eventually determine if III-V MOSFETs are suitable for VLSI CMOS logic applications.

## References

- <span id="page-57-0"></span>[1] K. Natori, "Ballistic metal-oxide-semiconductor field effect transistor," Journal of Applied Physics, vol. 76, no. October, pp. 4879–4890, 1994.
- <span id="page-57-1"></span>[2] M. Lundstrom, "Elementary scattering theory of the Si MOSFET," Electron Device Letters, IEEE, vol. 18, no. 7, pp. 361–363, 1997.
- <span id="page-57-2"></span>[3] D. Jin, D. Kim, T. Kim, and J. del Alamo, "Quantum capacitance in scaled down III-V FETs," in Electron Devices Meeting (IEDM), 2009 IEEE International, pp. 1–4, Dec 2009.
- <span id="page-57-3"></span>[4] M. Rodwell, W. Frensley, S. Steiger, E. Chagarov, S. Lee, H. Ryu, Y. Tan, G. Hegde, L. Wang, J. Law, T. Boykin, G. Klimek, P. Asbeck, A. Kummel, and J. Schulman, "III-V FET channel designs for high current densities and thin inversion layers," in Device Research Conference (DRC), 2010, pp. 149– 152, Jun 2010.
- <span id="page-57-4"></span>[5] International Technology Roadmap for Semiconductors, "International Technology Roadmap for Semiconductors: 2013 Edition," http://www.itrs.net/, 2013.
- <span id="page-57-5"></span>[6] R.-H. Yan, A. Ourmazd, and K. Lee, "Scaling the Si MOSFET: from bulk to SOI to bulk," Electron Devices, IEEE Transactions on, vol. 39, pp. 1704– 1710, Jul 1992.
- <span id="page-57-6"></span>[7] K. Kuhn, "Considerations for Ultimate CMOS Scaling," Electron Devices, IEEE Transactions on, vol. 59, pp. 1813–1828, July 2012.
- <span id="page-57-7"></span>[8] K. Roy, S. Mukhopadhyay, and H. Mahmoodi-Meimand, "Leakage Current Mechanisms and Leakage Reduction Techniques in Deep-Submicrometer CMOS Circuits," *Proceedings of the IEEE*, vol. 91, no. 2, pp. 305–327, 2003.
- <span id="page-57-8"></span>[9] Y.-B. Kim, "Challenges for Nanoscale MOSFETs and Emerging Nanoelectronics," Transaction on Electrical and Electronic Materials, vol. 11, no. 3, pp. 93–105, 2010.
- <span id="page-57-9"></span>[10] K. Mistry, C. Allen, C. Auth, B. Beattie, D. Bergstrom, M. Bost, M. Brazier, M. Buehler, A. Cappellani, R. Chau, C.-H. Choi, G. Ding, K. Fischer, T. Ghani, R. Grover, W. Han, D. Hanken, M. Hattendorf, J. He, J. Hicks, R. Huessner, D. Ingerly, P. Jain, R. James, L. Jong, S. Joshi, C. Kenyon, K. Kuhn, K. Lee, H. Liu, J. Maiz, B. Mcintyre, P. Moon, J. Neirynck, S. Pae, C. Parker, D. Parsons, C. Prasad, L. Pipes, M. Prince, P. Ranade,

T. Reynolds, J. Sandford, L. Shifren, J. Sebastian, J. Seiple, D. Simon, S. Sivakumar, P. Smith, C. Thomas, T. Troeger, P. Vandervoorn, S. Williams, and K. Zawadzki, "A 45nm Logic Technology with High-k+Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193nm Dry Patterning, and 100% Pb-free Packaging," in Electron Devices Meeting (IEDM), 2007 IEEE International, pp. 247–250, Dec 2007.

- <span id="page-58-0"></span>[11] S. Parke, J. Moon, H.-J. Wann, P. Ko, and C. Hu, "Design for suppression of gate-induced drain leakage in LDD MOSFETs using a quasi-twodimensional analytical model," Electron Devices, IEEE Transactions on, vol. 39, pp. 1694–1703, Jul 1992.
- <span id="page-58-1"></span>[12] H.-J. Wann, P. Ko, and C. Hu, "Gate-induced band-to-band tunneling leakage current in LDD MOSFETs," in *Electron Devices Meeting (IEDM)*, 1992 IEEE International, pp. 147–150, Dec 1992.
- <span id="page-58-2"></span>[13] C. Hu, "Thin-Body FinFET as Scalable Low Voltage Transistor," in VLSI Technology, 2012 Symposium on, pp. 1–4, 2012.
- <span id="page-58-3"></span>[14] H. Kawaura, T. Sakamoto, and T. Baba, "Observation of source-to-drain direct tunneling current in 8 nm gate electrically variable shallow junction metal oxide semiconductor field-effect transistors," Applied Physics Letters, vol. 76, no. 25, pp. 3810–3812, 2000.
- <span id="page-58-4"></span>[15] R. Kim, U. Avci, and I. Young, "Source/Drain Doping Effects and Performance Analysis of Ballistic III-V n-MOSFETs," Electron Devices Society, IEEE Journal of the, vol. 3, pp. 37–43, Jan 2015.
- <span id="page-58-5"></span>[16] D. Kim, T. Krishnamohan, Y. Nishi, and K. Saraswat, "Band to Band Tunneling limited Off state Current in Ultra-thin Body Double Gate FETs with High Mobility Materials : III-V, Ge and strained Si/Ge," in Simulation of Semiconductor Processes and Devices, 2006 International Conference on, pp. 389–392, Sept 2006.
- <span id="page-58-6"></span>[17] J. Chen, T. Y. Chan, I. C. Chen, P. K. Ko, and C. Hu, "Subbreakdown Drain Leakage Current in MOSFET," *Electron Device Letters, IEEE*, vol. 8, no. 11, pp. 515–517, 1987.
- <span id="page-58-7"></span>[18] T.-E. Chang, C. Huang, and T. Wang, "Mechanisms of interface trap-induced drain leakage current in off-state n-MOSFET's," Electron Devices, IEEE Transactions on, vol. 42, pp. 738–743, Apr 1995.
- <span id="page-59-0"></span>[19] J. Chen, F. Assaderaghi, P.-K. Ko, and C. Hu, "The enhancement of gateinduced-drain-leakage (GIDL) current in short-channel SOI MOSFET and its application in measuring lateral bipolar current gain beta," Electron Device Letters, IEEE, vol. 13, pp. 572–574, Nov 1992.
- <span id="page-59-1"></span>[20] J. Lin, D. a. Antoniadis, and J. a. del Alamo, "Off-State Leakage Induced by Band-to-Band Tunneling and Floating-Body Bipolar Effect in InGaAs Quantum-Well MOSFETs," Electron Device Letters, IEEE, vol. 35, no. 12, pp. 1203–1205, 2014.

Chapter 3

## Barrier Engineering: Wide Band-gap AlAsSb Barriers

Since 22 nm technology node, Si industries have introduced the new device architecture such as ultra-thin body (UTB) silicon-on-insulator (SOI) [\[1\]](#page-91-0) or Fin-FETs [\[2\]](#page-91-1) into CMOS logic technology. The UTB-SOI or FinFETs improve gate control on the channel, mitigate short channel effects, and reduce the leakage currents [\[3\]](#page-91-2). Because the leakage currents of MOSFETs not only flow at the oxide/channel interface but also occur in the deeper semiconductor regions, the deep leakage current can not be properly turned off because the leakage path is far below the channel and has inferior gate control. By introducing a buried oxide (BOX) beneath the Si channel, the buried oxide blocks the deep leakage path. In contrast, FinFETs or trigate MOSFETs suppress the deep leakage current by making a thin Si fin channel wrapped around by the gate terminal. Both UTB-SOI and FinFETs eliminate the deep leakage path by only allowing the current to flow in the semiconductor channels very close to the gate. Making thinner body or shrinking the fin width allows better gate control and reduces the leakage currents.

For III-V MOSFETs, III-V-on-insulator (III-V-O-I) or III-V FinFETs can also be adopted to reduce the leakage currents. However, III-V heterojunctions provide a powerful design knob of III-V MOSFETs. For III-V planar quantum well MOSFETs, the channel can be either bounded by semiconductor barriers on the both sides (buried-channel MOSFETs) or bounded by the top dielectric layer and the bottom semiconductor barrier (surface-channel MOSFETs). Both structures are similar to III-V-O-I devices, while the buried oxide is now replaced by the wide band-gap semiconductor bottom barrier. The wide band-gap barriers have higher conduction band energy than III-V channels, which effectively

confines the electrons in the channel and blocks the deep leakage path in the buffer layers. Unlike III-V-O-I devices that require a complicated wafer bonding process, the wide-gap semiconductor barriers can be easily grown by epitaxial growth techniques, offering smooth interfaces, a low trap density and superior crystalline quality. Conventionally, for InGaAs material system,  $In<sub>0.53</sub>Ga<sub>0.47</sub>As/InP$ and  $\text{In}_{0.53}\text{Ga}_{0.47}\text{As}/\text{In}_{0.52}\text{Al}_{0.48}\text{As}$  are two typical lattice-matched heterojunctions. InP barriers and InAlAs barriers provide 0.2 eV and 0.5 eV conduction band offset (CBO) to  $In<sub>0.53</sub>Ga<sub>0.47</sub>As channels, respectively [4]. However, for highly scaled$  $In<sub>0.53</sub>Ga<sub>0.47</sub>As channels, respectively [4]. However, for highly scaled$  $In<sub>0.53</sub>Ga<sub>0.47</sub>As channels, respectively [4]. However, for highly scaled$ III-V MOSFETs, the channel thickness must be scaled down in proportional to gate lengths in order to maintain strong gate control on channel electrostatic. Reducing the channel thickness increases the sub-band energy, leading to larger electron wave-function penetration into the barrier layers and creating a parallel conduction path. The increased sub-band energy also reduces the maximum allowable sheet charge density in the channel. As gate voltage increases, the Fermi level could reach the conduction band energy of the barrier layer, and begin to modulate the parasitic charges. This reduces carrier mobility and modulation efficiency [\[5\]](#page-91-4). Therefore, to mitigate these problems, a wider band-gap barrier material with higher conduction band offset to InGaAs channels is important for realizing ultra-thin-body InGaAs MOSFETs at sub-10-nm nodes.

 $\text{AlAs}_{0.56}\text{Sb}_{0.44}$ , lattice-matched to InP, is therefore proposed here as a novel barrier material for  $In<sub>0.53</sub>Ga<sub>0.47</sub>As channel MOSFETs. AlAs<sub>0.56</sub>Sb<sub>0.44</sub> provides higher$ conduction band offset to  $\text{In}_{0.53}\text{Ga}_{0.47}\text{As}$  than that of  $\text{In}_{0.52}\text{Al}_{0.48}\text{As}$  ( $X_{AlAsSb}$  –  $\Gamma_{InGaAs} \sim 1.0$  eV and  $\Gamma_{AlAsSb} - \Gamma_{InGaAs} \sim 1.6$  eV) [\[6,](#page-91-5)[7\]](#page-91-6). In this chapter, we start from the development of AlAsSb layers using MBE growth, and then inves-

tigate the electron transport in InGaAs/AlAsSb ultra-thin quantum wells [\[8\]](#page-92-0). We also compare the electron mobility in InGaAs/AlAsSb heterostructure to InGaAs/InAlAs heterostructure [\[9\]](#page-92-1). Last, InGaAs channel MOSFETs with an AlAsSb bottom confinement layer were demonstrated, and compared with In-AlAs barriers [\[10\]](#page-92-2). Two approaches to reduce barrier leakage are proposed here, including AlAsSb wide band-gap barriers and p-doped InAlAs barriers.

## 3.1 MBE growth of AlAsSb barriers

## 3.1.1 AlAsSb lattice-matched to InP

 $\text{AlAs}_{0.56}\text{Sb}_{0.44}$  materials lattice-matched to InP were developed on Veeco Gen II solid source molecular beam epitaxy using  $As<sub>2</sub>$  and  $Sb<sub>2</sub>$  from valved crackers. The substrates were epi-ready, semi-insulating InP (001) substrates. To grow the mixed group-V  $AlAs_{0.56}Sb_{0.44}$  material,  $As_2$  and  $Sb_2$  flux must be carefully calibrated in order to control the composition of AlAsSb layer. Two growth conditions were developed with different V/III ratio. For  $\text{AlAs}_{0.56}\text{Sb}_{0.44}$  lattice matched to InP, the beam equivalent pressure (BEP) ratio of  $As<sub>2</sub>$  to  $Sb<sub>2</sub>$  is around 5.1 for the total  $(As_2+Sb_2)/A1$  ratio∼22 and  $As_2/Sb_2~1.8$  for total  $(As_2+Sb_2)/A1~1.42$ . All the AlAsSb epitaxial layers were grown at 490 ◦C measured by infrared pyrometer and the growth rate was  $0.24 \ \mu m/hr$ . During the growth of AlAsSb, the reflection high energy electron diffraction (RHEED) shows a  $(1 \times 3)$  surface reconstruction, indicating a Sb-rich growth condition. Fig. [3.1](#page-64-0) shows the X-ray diffraction measurements of  $\text{AlAs}_{0.56}\text{Sb}_{0.44}$  epitaxial layers grown at two different conditions. It



<span id="page-64-0"></span>Figure 3.1: X-ray diffraction of n-doped  $\text{AlAs}_{0.56}\text{Sb}_{0.44}$  layers grown at different V/III ratio. The beam equivalent pressure ratio of  $\text{As}_2$  to  $\text{Sb}_2$  is around 5.1 for the total  $(As_2+Sb_2)/A1$  ratio∼22 and  $As_2/Sb_2∼1.8$  for total  $(As_2+Sb_2)/A1~1/42$ .

could be observed that increasing V/III ratio broadens the diffraction peak, indicating the degradation of crystalline quality.

## 3.1.2 N-type doping in AlAsSb layers

Silicon (sample A series) and tellurium (sample B series) were also investigated as n-type dopant sources for  $\text{AlAs}_{0.56}\text{Sb}_{0.44}$  layers. Table [3.1](#page-65-0) summarizes the growth conditions and Hall measurements for all the n-doped AlAsSb samples. From X-ray diffraction measurements, the lattice mismatch between AlAsSb layers and InP substrates is less than  $4 \times 10^{-3}$  for all the n-doped samples.

Table [3.1](#page-65-0) shows the electrical properties of Si-doped (Sample A series) and Tedoped (Sample B series)  $A1A_{s_0,56}Sb_{0.44}$  layers. Te acts as an effective dopant for



<span id="page-65-0"></span>Table 3.1: The growth conditions and Hall measurements for Si-doped (sample A series) and Te-doped (sample B series)  $AlAs<sub>0.56</sub>Sb<sub>0.44</sub>$  layers.

AlAsSb layers, while Si is not a robust n-type dopant. Similar to most Sb-based materials, the Te-doped AlAsSb samples show a limited electron concentration of about  $2\times10^{18}$  cm<sup>-3</sup> under current growth conditions. In comparison, the active carrier concentration of Si-doped AlAsSb samples is around low-10<sup>17</sup> cm<sup>-3</sup>, one order lower than that of Te-doped AlAsSb. Si is known to exhibit amphoteric doping behavior in III-V semiconductors, being a donor in AlAs while being an acceptor in AlSb [\[11,](#page-92-3)[12\]](#page-92-4). This amphoteric nature of Si might cause dopant instability in AlAsSb layers, rendering it unsuitable for practical device applications.

## 3.2 Electron transport in InGaAs/AlAsSb and InGaAs/InAlAs heterostructures

The potential for increased on-state current using InGaAs channels relies on the superior transport properties of two dimensional electron gas (2DEG), which is manifested by large carrier density and high carrier velocity. AlAsSb barri-

ers offer larger conduction band offset to InGaAs channels, allowing higher carrier density in quantum wells without loss of quantum confinement. However, although the electron transport properties of lattice-matched  $\text{In}_{0.53}\text{Ga}_{0.47}\text{As}/\text{In}_{0.52}\text{Al}_{0.48}\text{As}$ 2DEGs have been reported extensively in the literature [\[13–](#page-92-5)[15\]](#page-92-6), there are only a few reports of electron transport in the lattice-matched  $\text{In}_{0.53}\text{Ga}_{0.47}\text{As}/\text{AlAs}_{0.56}\text{Sb}_{0.44}$ material system [\[16\]](#page-92-7). Detailed investigation of this system is necessary if AlAsSb barriers are to be used in highly scaled InGaAs-channel MOSFETs. In this section, we investigate electron transport in  $In<sub>0.53</sub>Ga<sub>0.47</sub>As/AlAs<sub>0.56</sub>Sb<sub>0.44</sub> ultra$ thin quantum well 2DEGs. InGaAs/AlAsSb 2DEGs with varying InGaAs quantum well thickness were grown and their properties were compared with that of  $In_{0.53}Ga_{0.47}As/In_{0.52}Al_{0.48}As 2DEGs [9].$  $In_{0.53}Ga_{0.47}As/In_{0.52}Al_{0.48}As 2DEGs [9].$  $In_{0.53}Ga_{0.47}As/In_{0.52}Al_{0.48}As 2DEGs [9].$ 

#### 3.2.1 InGaAs quantum well 2DEG structure

The lattice-matched  $\text{In}_{0.53}\text{Ga}_{0.47}\text{As}/\text{AlAs}_{0.56}\text{Sb}_{0.44}$  2DEG is shown in Fig. [3.2](#page-68-0) The InGaAs/AlAsSb 2DEG structures consist of a semi-insulating InP substrate, a 270 nm unintentionally doped (U.I.D.) InAlAs buffer layer, a 30 nm U.I.D. AlAsSb bottom barrier, a U.I.D. InGaAs channel (3, 5, 7.5, or 10 nm thickness), a 3 nm U.I.D. AlAsSb spacer layer, a 3 nm 1.3×10<sup>19</sup> cm<sup>−</sup><sup>3</sup> Si-doped InAlAs modulation-doped layer, a 15 nm U.I.D. AlAsSb top barrier and a 5 nm U.I.D. In-GaAs capping layer. For comparison, similar  $\text{In}_{0.53}\text{Ga}_{0.47}\text{As}/\text{In}_{0.52}\text{Al}_{0.48}\text{As }2\text{DEGs}$ were also grown as shown in Fig. [3.2;](#page-68-0) in these the AlAsSb bottom barrier, the spacer layer, and the top barrier are replaced with U.I.D. InAlAs layers. The unintentionally doped impurity concentrations of InAlAs layers and AlAsSb layers

were estimated to be around  $10^{15}$  cm<sup>-3</sup> and below  $10^{15}$  cm<sup>-3</sup> respectively. All layers were grown at 490 ◦C, as measured by an infrared pyrometer. The group-V species,  $As<sub>2</sub>$  and  $Sb<sub>2</sub>$ , provided from As and Sb valved crackers respectively, were used to grow  $AIAs<sub>0.56</sub>Sb<sub>0.44</sub>$  layers with a As/Sb beam equivalent pressure ratio of around 5.1 and a total (As+Sb)/III ratio of around 22. After growing the AlAsSb bottom barrier, the group-III shutters were closed, interrupting growth for 30 seconds. During this interruption, the wafer was exposed to either an As or Sb column-V flux, with the As and Sb beam flux pressure (BEP) around  $5.0\times10^{-6}$ torr and  $1.0 \times 10^{-7}$  torr respectively. After growing the InGaAs channel, the group-III shutters were closed, interrupting growth for 120 seconds. For some samples, during this interruption, the wafer was exposed to an As flux for 90 seconds and subsequently exposed to an Sb flux for 30 seconds. For other samples, the wafer was exposed to an As flux for 120 seconds. During this interruption, the As and Sb BEP were about  $5.1 \times 10^{-7}$  torr and  $1.0 \times 10^{-7}$  torr respectively.

Fig. [3.2\(](#page-68-0)b) shows the conduction band profile of a 5 nm InGaAs/AlAsSb 2DEG structure simulated by a 1-D self-consistent Schrödinger-Poisson simulation program (BandProfiler provided by Professor William Frensley). The conduction band energy of the AlAsSb barrier is linearly interpolated from the unstrained AlAs and AlSb materials, neglecting the bowing parameter. To measure the carrier concentration and carrier mobility of InGaAs/InAlAs and InGaAs/AlAsSb 2DEGs, the room temperature Hall effect measurements were carried out using van der Pauw technique with DC current at various magnetic field of 0.2, 0.4, 0.6 Tesla. The variations of 2DEG mobility across the wafer were less than 10 percents for all the samples. The temperature-dependent Hall-effect measurements



<span id="page-68-0"></span>Figure 3.2: (a) The InGaAs/AlAsSb and InGaAs/InAlAs 2DEG quantum well layer structures using modulation-doped InAlAs layers above the well. (b) Simulated conduction band profile for a 5 nm InGaAs well. The dashed lines indicate the Fermi level and the first two bound states band minima within the well.

were measured from 45 K to room temperature in a magnetic field of 0.6 Tesla.

## 3.2.2 Transport scattering model

In this subsection, we describe the electron transport models used to calculate electron mobility in the InGaAs quantum well. At low electric fields, the elec-

tron velocity is proportional to the electron mobility, which is associated with the electron effective mass and the electron scattering time. Scattering mechanisms including acoustic phonon scattering [\[17\]](#page-93-0), polar optical phonon scattering [\[18,](#page-93-1)[19\]](#page-93-2), remote impurity scattering [\[20\]](#page-93-3), interface roughness scattering [\[20\]](#page-93-3), and alloy scattering [\[21\]](#page-93-4) were considered in the calculations. The InGaAs quantum well was modeled with infinite barriers. This approximation is satisfactory because the AlAsSb barriers have a high conduction band offset to InGaAs wells. Further, only intra-valley scattering in the lowest sub-band was included. The inter-subband scattering is negligible since electrons mainly populate the first lowest subband, as seen in Fig. [3.2\(](#page-68-0)b). Electron-electron interaction and nonparabolic conduction band dispersion were not considered in the calculations.

#### A. Acoustic phonon scattering

Assuming no intersubband scattering in the quantum well, the scattering time for the acoustic phonon depends on the deformation-potential of the acoustic phonon in the crystal. The scattering time can be expressed as, [\[17\]](#page-93-0)

$$
\frac{1}{\tau_{AC}} = \frac{3m_{n}k_{B}T}{2\hbar^{3}L} \frac{D^{2}}{\rho\mu_{L}^{2}}
$$
(3.1)

where D is the acoustic phonon deformation potential,  $\rho$  the InGaAs mass density,  $\mu_{\rm L}$  the longitudinal acoustic phonon velocity,  $m_{\rm n}$  the electron effective mass,  $T$  the temperature and D the well thickness.

#### B. Polar optical phonon scattering

Considering the electron scattering by the absorption of polar optical phonons in a narrow quantum well, the scattering time is approximated by Price and Ridley [\[18\]](#page-93-1) [\[19\]](#page-93-2) as,

$$
\frac{1}{\tau_{\rm PO}} = \frac{e^2 k_0}{8\hbar \kappa^*} \frac{1}{\exp(\frac{\hbar \omega_0}{k_{\rm B}T}) - 1}
$$
(3.2)

where  $\omega_0$  is the optical phonon frequency,  $k_0 = \sqrt{2m_n\omega_0/\hbar}$  the change of electron wave vector by phonon scattering,  $(\kappa^*)^{-1} = (\kappa_\infty)^{-1} + (\kappa_0)^{-1}$ , and  $\kappa_\infty$  and  $\kappa_0$ are the high-frequency and low-frequency dielectric constants.

#### C. Remote impurity scattering

Following the treatment by A. Gold, [\[20\]](#page-93-3) considering two dimensional sheet charges from modulation-doped impurities  $N_i$  at locations  $z_i$  from the bottom boundary of the InGaAs well, the scattering time for remote impurity scattering can be expressed as,

$$
\frac{1}{\tau_{\rm IM}} = \frac{1}{2\pi\hbar E_{\rm f}} \int\limits_{0}^{2k_{\rm f}} \frac{\langle |U_{\rm IM}|^2 \rangle}{\varepsilon(q)^2} \frac{q^2}{(4k_{\rm f}^2 - q^2)^{1/2}} dq \tag{3.3}
$$

where  $E_f$  is the Fermi energy,  $k_f$  the Fermi wave vector,  $N_s$  the 2DEG sheet carrier density,  $\varepsilon(q)$  the static dielectric function including screening effect by the two dimensional electron gas, and  $\langle |U_{\text{IM}}|^2 \rangle$  is the Coulomb scattering potential,

$$
\langle |U_{\text{IM}}(q)|^2 \rangle = N_{\text{i}} \left(\frac{e^2}{2\kappa_0 q}\right)^2 F(q, z_{\text{i}})^2 \tag{3.4}
$$

 $\kappa_0$  is the dielectric constant of the InGaAs well, and the form factor  $F(q, z_i)$ 

can be expressed as [\[20\]](#page-93-3),

$$
F(q, z_i) = \frac{8\pi^2}{Lq} \frac{1}{4\pi^2 + L^2 q^2} \frac{1}{2} \exp(-q(z_i - L))[1 - \exp(-qL)] \tag{3.5}
$$

In this calculation, the Thomas-Fermi approximation for two dimensional electron gas was used, and the static dielectric function was approximated as  $\varepsilon(q) = 1 + q_{\text{TF}}/q$ , where  $q_{\text{TF}} = 2/a_{\text{B}}$  and  $a_{\text{B}}$  is the Bohr radius.

#### D. Interface roughness scattering

Interface roughness scattering is well-known to be the dominant scattering event in thin quantum wells. [\[22,](#page-93-5) [23\]](#page-93-6) The interface roughness can be considered as the variation in the well thickness, leading to a broadening subband energy in the quantum well. Again, following the treatment of A. Gold, [\[20\]](#page-93-3) the interface topology is assumed as a Gaussian fluctuation with the average height  $\Delta$  and the correlation length  $\Lambda$  expressed as,

$$
\langle \Delta(\vec{r}) \Delta(\vec{r'}) \rangle = \Delta^2 \exp(-\frac{|\vec{r} - \vec{r'}|^2}{\Lambda^2})
$$
\n(3.6)

where we assume that the top and bottom interfaces are described by the same parameters. The scattering potential  $\langle |U_{IF}(q)|^2 \rangle$  of the interface roughness scattering is,

$$
\langle |U_{\text{IF}}(q)|^2 \rangle = 2\left(\frac{4\pi}{L^2}\right)\left(\frac{\pi}{k_{\text{F}}L}\right)^4 (E_{\text{f}} \Delta \Lambda)^2 \exp\left(\frac{-q^2 \Lambda^2}{4}\right) \tag{3.7}
$$

while the momentum relaxation time is,
$$
\frac{1}{\tau_{\text{IF}}} = \frac{1}{2\pi\hbar E_{\text{f}}} \int_{0}^{2k_{\text{f}}} \frac{\langle |U_{\text{IF}}|^{2} \rangle}{\varepsilon(q)^{2}} \frac{q^{2}}{(4k_{\text{f}}^{2} - q^{2})^{1/2}} dq \qquad (3.8)
$$

#### E. Alloy scattering

Given that  $\ln_x \text{Ga}_{1-x}$ As is a ternary alloy, alloy scattering caused by the random distribution of group-III elements also significantly affects mobility. [\[21\]](#page-93-0) For an infinite quantum well, the electron mobility limited by alloy scattering is [\[21\]](#page-93-0),

$$
\mu_{\text{Alloy}} = \frac{128Le\hbar^3}{27\pi^2 m_{\text{n}}^2 \Omega (1-x) |\Delta U|^2} \tag{3.9}
$$

where  $\Omega$  is the volume of the primitive cell, x the alloy composition and  $\Delta U$ the alloy scattering potential. It is worth noting that the electron mobility limited by alloy scattering decreases as the well thickness L decreases, and is independent of temperature.

#### F. Total mobility

The total electron mobility contributed by each individual scattering mechanism is determined by Matthiessens rule,

$$
\frac{1}{\tau_{\text{total}}} = \frac{1}{\tau_{\text{AC}}} + \frac{1}{\tau_{\text{PO}}} + \frac{1}{\tau_{\text{IM}}} + \frac{1}{\tau_{\text{IF}}} + \frac{1}{\tau_{\text{Alloy}}} \tag{3.10}
$$

with  $\mu_j = e\tau_j/m_n$  and  $\tau_j$  is the scattering time defined by each scattering mechanism. Table [3.2](#page-73-0) summarizes the material parameters used in the calculations. Since we have no experimental measurement of the interface roughness parameters of these 2DEGs samples, we assumed the average height  $\Delta$  is 2.93 Å (1)

| Electron effective mass density            | $m_n$             | $0.041$ m <sub>0</sub>              |
|--------------------------------------------|-------------------|-------------------------------------|
| 2DEG carrier concentration                 | $N_{s}$           | $2.4\times10^{12}$ cm <sup>-2</sup> |
| Impurity concentration                     | $N_i$             | $3.9\times10^{12}$ cm <sup>-2</sup> |
| Deformation potential                      | $\Box$            | $9.4\text{ eV}$                     |
| Alloy scattering potential                 | $\Delta U$        | $0.7 \text{ eV}$                    |
| InGaAs DC dielectric constant              | $\kappa_0$        | 13.9 $\varepsilon_0$                |
| In GaAs high frequency dielectric constant | $\kappa_{\infty}$ | 11.5 $\varepsilon_0$                |
| LO phonon energy of InGaAs                 | $\omega_0$        | $34.5 \text{ eV}$                   |
| LA phonon velocity                         | $\mu_{\rm L}$     | $4253 \text{ ms}^(-1)$              |
| Mass density of InGaAs                     | $\rho$            | $5690 \text{ kg/m}^3$               |
| Interface average height                   |                   | $2.93 \text{ Å}$                    |
| Interface correlation length               | Λ                 | 210 A                               |

<span id="page-73-0"></span>Table 3.2: Material parameters used in the calculations of the InGaAs/AlAsSb 2DEG mobility.

monolayer) and adjusted the correlation length  $\sim$  210 Å to obtain the best fit between calculated and measured mobility of a narrow (3 nm) quantum well. In addition, an alloy scattering potential of 0.7 eV, was determined by a best fit between theory and experiment of the 7.5 nm and 10 nm thick quantum well samples. This value is comparable to that of previously reported InGaAs/InAlAs heterostructures [\[21,](#page-93-0) [24,](#page-93-1) [25\]](#page-93-2).

### 3.2.3 2DEG results and simulation

Fig. [3.3](#page-75-0) shows a comparison between calculated and measured temperaturedependent Hall mobility for InGaAs/AlAsSb 2DEGs with 3 nm, 5 nm, 7.5 nm and 10 nm well thickness. The 2DEG carrier concentration for all the samples in Fig. [3.3](#page-75-0) is c.a.  $2.0 \sim 2.5 \times 10^{12}$  cm<sup>-2</sup>, and is insensitive to temperature, varying by less than  $\pm 5\%$  between 45 K and 300 K. Noting again that the correlation length has been adjusted to obtain best fit, the theoretical calculations show good agreement

with the experimental data. For thick quantum wells (10 nm and 7.5 nm), the room temperature mobility is dominated by polar optical phonon scattering while the low temperature mobility is primarily dominated by alloy scattering in the channel. In contrast, for a 5 nm thick well, the low temperature mobility is dominated by the combination of interface roughness and alloy scattering, with polar optical phonons also significantly contributing to the net scattering rate at 300 K. Further shrinking the well thickness to 3 nm, the interface roughness scattering becomes dominant at all temperatures.

Fig. [3.4](#page-76-0) compares simulation and measurements of 2DEG electron mobility versus InGaAs well thickness at  $45$  K and  $300$  K. For thicker wells  $(L>10 \text{ nm})$ , the 2DEG mobility is limited primarily by alloy scattering at 45 K and by polar optical phonon scattering at 300 K. For thinner wells, interface roughness scattering increases and becomes the limiting scattering mechanism for wells thinner than 4 nm. Since the interface roughness scattering is independent of temperature, the room temperature 2DEG mobility for thin wells is also degraded by the strong interface roughness scattering. As seen in Eq. 7, the scattering potential of interface roughness scattering is proportional to the inverse sixth power of the well thickness  $(L^{-6})$ . Hence, for the thinner wells, the electron mobility decreases dramatically as the well is made thinner.

Fig. [3.5](#page-77-0) compares the measured room temperature and low temperature Hall mobility of InGaAs/InAlAs and InGaAs/AlAsSb 2DEGs as a function of well thickness. The 2DEG mobility is found to be comparable for both InAlAs and AlAsSb barriers for thick (10 nm) InGaAs quantum wells. However, upon reducing the quantum well thickness, the 2DEG mobility for both InGaAs/InAlAs



<span id="page-75-0"></span>Figure 3.3: Measured temperature-dependent Hall mobilities and the corresponding numerical calculations of mobilities for 10 nm, 7.5 nm, 5 nm, and 3 nm thick InGaAs/AlAsSb 2DEGs. The material parameters used in the calculations are shown in Table [3.2.](#page-73-0)

and InGaAs/AlAsSb heterostructures decreases significantly, with a particularly strong degradation for the InGaAs/AlAsSb 2DEGs. This result indicates that interface roughness scattering is stronger for InGaAs/AlAsSb interfaces than for InGaAs/InAlAs interfaces. The larger interface roughness scattering of the In-GaAs/AlAsSb interfaces could be attributed to two mechanisms: First, the larger conduction band offset at the InGaAs/AlAsSb heterojunction results in a large fluctuation of the bound state energy in the InGaAs well for a given fluctuation in well thickness, leading to stronger intrasubband scattering than for a In-



<span id="page-76-0"></span>Figure 3.4: Measured and calculated (a) low temperature (45 K) and (b) room temperature (300 K) Hall mobilities of InGaAs/AlAsSb 2DEGs as a function of InGaAs quantum well thickness.

GaAs/InAlAs heterojunction [\[26\]](#page-93-3). Second, as reported in Ref. [\[23,](#page-93-4)[27,](#page-93-5)[28\]](#page-94-0) given the higher aluminum content of an AlAsSb bottom barrier than of an InAlAs bottom barrier, greater surface roughness may arise at this interface either due to the proclivity of high aluminum content surfaces to oxidize [\[29\]](#page-94-1), or due to impurities in the MBE system's aluminum source [\[30\]](#page-94-2).

The dependence of mobility on carrier concentration was also investigated. A series of 10 nm thick InGaAs/AlAsSb quantum wells with varying modulationdoped 2D carrier concentrations were grown and characterized. Fig. [3.6](#page-78-0) compares measured and calculated room temperature mobility as a function of 2DEG carrier concentration. The 2DEG carrier concentration in the 10 nm InGaAs quantum well is well-controlled by varying the modulation-doped concentration in the barrier (Fig. [3.6\)](#page-78-0), which indicates that the density of defects either in the AlAsSb



<span id="page-77-0"></span>Figure 3.5: Measured low temperature (45 K) and room temperature (300 K) mobilities of InGaAs/InAlAs and InGaAs/AlAsSb 2DEGs as a function of the InGaAs well thickness.

barriers or at the InGaAs/AlAsSb interfaces is negligible compared to the 2DEG carrier concentrations typical of field-effect transistors. Furthermore (Fig. [3.6\)](#page-78-0), alloy scattering, acoustic phonon scattering, and polar optical phonon scattering are independent of 2DEG carrier concentration. The room temperature mobility in the 10 nm well is primarily limited by polar optical phonon scattering. For 2DEG carrier concentrations less than  $3 \times 10^{11}$  cm<sup>-2</sup>, remote impurity scattering from the modulation-doped layer becomes the dominant scattering mechanism. Remote impurity scattering can be reduced by increasing the distance between the modulation doping and the quantum well.



<span id="page-78-0"></span>Figure 3.6: The measured and the calculated room temperature mobilities of InGaAs/AlAsSb 2DEGs as a function of 2DEG carrier concentration  $(N_s)$ . The modulation-doped impurity concentration was varied from  $1.0 \times 10^{12}$  to  $3.9\times10^{12}$  cm<sup>-2</sup> by controlling the Si shutter opening time or the Si cell temperature. The calculation assumes the modulation-doped impurity concentration, Ni, is  $2\times10^{12}$  cm<sup>-2</sup>.

#### 3.2.4 As and Sb interface soaking

Given the evidence presented above that interface roughness scattering is responsible for the observed degradation of 2DEG mobility in thin quantum wells, treatment of the interfaces is critical for further improvement on 2DEG mobility in 3-5 nm quantum wells. For this purpose, different interface treatments including As exposure and Sb exposure at the InGaAs/AlAsSb interfaces were investigated. G. Tuttle et al. [\[31\]](#page-94-3) reported that the 2DEG mobility in InAs/AlSb quantum wells was strongly dependent on the growth of the InAs/AlSb interfaces, with InSb-like interfaces providing significantly higher 2DEG mobility than AlAs-like interfaces.



<span id="page-79-0"></span>Table 3.3: InGaAs/AlAsSb 2DEG Hall mobility as a function of column-V exposure during growth interruptions at the InGaAs/AlAsSb interfaces.

The difference was attributed to the scattering between transport electrons and antisite defects created at the AlAs-like interfaces. Following the similar concept, we therefore treated the InGaAs/AlAsSb interfaces with different group-V species. Since the complexity of InGaAs/AlAsSb interfaces leads to six combinations of interface (InAs, InSb, GaAs, GaSb, AlAs, and AlSb), instead of intentionally growing a certain type of interface by the shutter sequences during MBE growth, as described earlier, we interrupted the growth and exposed the surface to As or Sb for at least 30 seconds. Table [3.3](#page-79-0) summarizes the Hall results of various 2DEG samples. It could be found that for narrow wells (5 nm) under this investigation, the room temperature 2DEG mobility is insensitive to which group-V species (As or Sb) the wafer was exposed to during the growth interruptions at the InGaAs/AlAsSb interfaces. Another sample with 2 minutes Sb interruption at both the top interface and the bottom interface, and the other sample with an intentionally-grown 1.25 monolayer InSb-like interface (with the similar shutter sequences described in [\[31\]](#page-94-3)), both showed similar carrier concentration and room temperature 2DEG mobility as the samples in Table [3.3.](#page-79-0)



<span id="page-80-0"></span>Table 3.4: Comparison of InGaAs/AlAsSb 2DEG Hall mobility with As interruption and with an insertion of two monolayer InAlAs at the InGaAs/AlAsSb heterointerfaces.

#### 3.2.5 Mobility enhanced layers

Given that InGaAs/InAlAs heterointerfaces provide lower interface roughness scattering than InGaAs/AlAsSb heterointerfaces, we then grew InGaAs/AlAsSb quantum wells with a 5 (∼2ML) InAlAs layer inserted at the InGaAs/AlAsSb interfaces. Table [3.4](#page-80-0) summarizes the room temperature mobility of 3 nm and 5 nm thick quantum wells with and without the InAlAs interfacial layer. With a 2ML InAlAs interfacial layer, the 2DEG mobility for the 3 nm thick InGaAs well increases from  $1.63\times10^3$  cm<sup>2</sup>/V·s to  $2.71\times10^3$  cm<sup>2</sup>/V·s, while the mobility for the 5 nm thick InGaAs well increases from  $4.78 \times 10^3$  cm<sup>2</sup>/V·s to  $5.69 \times 10^3$  cm<sup>2</sup>/V·s.

Note that the Hall mobility of InGaAs/AlAsSb 2DEGs with the 2ML InAlAs interfacial layers is still inferior to that of InGaAs/InAlAs 2DEGs ( $\mu \sim 3.65 \times 10^3$ cm<sup>2</sup>/V⋅s for a 3 nm well and  $\mu \sim 6.43 \times 10^3$  cm<sup>2</sup>/V⋅s for a 5 nm well). Further, Ref. [\[32\]](#page-94-4) reports a 2DEG mobility of  ${\sim}4200$   $\text{cm}^2\text{/V}\cdot\text{s}$  at 4 K in a 2.3 nm thick InGaAs quantum well with InP barriers. Given the smaller barrier energies associated with the InGaAs/InAlAs (∼0.5 eV) and InGaAs/InP interfaces (∼0.2 eV), these high mobilities may in part result from the reduced interface roughness scattering associated with the weaker quantum confinement in these materials systems.

# 3.3 Leakage reduction I: III-V FETs with wide band-gap barriers

In this section, we compare DC characteristics of InGaAs MOSFETs using AlAsSb and InAlAs barriers. The AlAsSb barriers and P-type doped InAlAs barriers can effectively reduce the buffer leakage current as compared with un-doped InAlAs barriers [\[10\]](#page-92-0).

#### 3.3.1 InGaAs FETs with AlAsSb barriers

Fig. [3.7](#page-82-0) shows the device structure of sample A (InAlAs barriers) and sample B (AlAsSb barriers). Sample A consists of a 400 nm unintentionally doped (U.I.D.) In<sub>0.52</sub>Al<sub>0.48</sub>As buffer layer, a 3 nm Si-doped  $(1.3 \times 10^{19} \text{ cm}^{-3})$  In<sub>0.52</sub>Al<sub>0.48</sub>As pulse doping layer, a 3 nm U.I.D.  $In<sub>0.52</sub>Al<sub>0.48</sub>As spacer layer and a 10 nm InGaAs$ channel. Sample B consists of a 375 nm U.I.D. InAlAs buffer layer, a 25 nm U.I.D. AlAsSb bottom barrier layer, a 3 nm Si-doped  $(1.3 \times 10^{19} \text{ cm}^{-3})$  InAlAs pulse doping layer, a 3 nm U.I.D.  $AlAs<sub>0.56</sub>Sb<sub>0.44</sub>$  spacer layer, and a 10 nm  $In<sub>0.53</sub>Ga<sub>0.47</sub>As$ channel. To fabricate MOSFETs, hydrogen silsesquioxane (HSQ) dummy gates were patterned by e-beam lithography, and  $\sim 50$  nm thick, n-type In<sub>0.53</sub>Ga<sub>0.47</sub>As (Si:  $4 \times 10^{19}$  cm<sup>-3</sup>) source-drain layers were regrown by metal organic chemical vapor deposition (MOCVD). After MOCVD regrowth, the dummy gates were removed in buffered HF. Channel surface damage caused by regrowth was then removed by two cycles of digital etching [\[33\]](#page-94-5). The final  $In<sub>0.53</sub>Ga<sub>0.47</sub>As channel$ thickness is ∼7.5 nm for both samples. Transistors were then mesa-isolated, were



<span id="page-82-0"></span>Figure 3.7: Device structure of sample  $A(In_{0.52}Al_{0.48}As \bar{b}arrier)$  and sample B (AlAs<sub>0.56</sub>Sb<sub>0.44</sub> barrier). The pulse doping layer is 3 nm,  $1.3\times10^{19}$  cm<sup>-3</sup> Si-doped  $In_{0.52}Al_{0.48}As$ . The InGaAs channel thickness is 7.5 nm. (U.I.D. = un-intentionally doped)

cleaned in buffered HF for 2 min and then in-situ cleaned in an atomic layer deposition (ALD) reactor using alternating cycles of nitrogen plasma and trimethylaluminum pretreatment. Approximately  $3.9 \text{ nm}$  HfO<sub>2</sub> gate dielectric was then blanket-deposited. Samples were then annealed in forming gas  $(5\% \text{ H}_2/95\% \text{ N}_2)$ at 400  $\degree$ C for 15 min. 35 nm/120nm thermally-evaporated Ni/Au gate metal and 20 nm/50 nm/100 nm Ti/Pd/Au source/drain metal were then deposited and patterned by liftoff. Because  $\text{AlAs}_{0.56}\text{Sb}_{0.44}$  is readily oxidized by air exposure and is etched during the mesa isolation,  $0.75 \mu m$  mesa etch undercut is observed at the edge of the bottom barrier in the final devices. The final gate width determined by scanning electron microscope is  $\sim$ 23.5  $\mu$ m (25  $\mu$ m as drawn) for sample B.

Fig. [3.8](#page-83-0) shows the transfer characteristics of sample A and sample B, at 56 nm and 58 nm gate lengths  $(L_g)$  respectively. At  $V_{DS}=0.5$  V, sample A shows



<span id="page-83-0"></span>Figure 3.8: Transfer characteristics of (a) sample A with  $L_g=56$  nm and (b) sample B with  $L_{\rm g}=58$  nm at  $V_{\rm DS}$  of 0.1, 0.3, and 0.5 V.

2.2 mS/ $\mu$ m peak transconductance and 242 mV/dec. subthreshold swing (SS), while sample B shows 1.96 mS/ $\mu$ m peak transconductance and 134 mV/dec. SS. The drain-source leakage current  $(I_{DS}$  at e.g.  $V_{GS}$  = -0.2 to 0.4 V) is significantly reduced in sample B. The slightly reduced transconductance of sample B may be due to reduced mobility arising from stronger interface roughness scattering of InGaAs/AlAsSb heterojunction as discussed in the section 3.2. As a function of gate lengths, threshold voltages are 0.1-0.15 V more positive for sample B, possibly a result of the increased eigenstate energy in the InGaAs channel, also due to stronger quantum confinement.

Fig. [3.9\(](#page-84-0)a) and [3.9\(](#page-84-0)b) compares the subthreshold characteristics of samples A and B as a function of gate lengths. With sample A (InAlAs barrier), the off-state drain leakage current ( $I<sub>D</sub>$  at e.g.  $V<sub>GS</sub>=0.2$  to 0.4 V) increases rapidly as  $L_{\rm g}$  is reduced from 558 nm to 131 nm and 56 nm, particularly for  $V_{\rm DS}{=}0.5$ V. At short gate lengths, 130 nm and 58 nm  $L_{\rm g}$ , sample B (AlAsSb barrier), exhibits much smaller off-state leakage than sample A. For  $L_{\rm g}$  <200 nm, sample



<span id="page-84-0"></span>Figure 3.9: Subthreshold characteristics (a) of sample A with  $L_g=56, 131,$  and 558 nm and (b) of sample B with  $L_g=58$ , 130, and 540 nm.

B shows considerably smaller subthreshold swing as shown in Fig. [3.10.](#page-85-0) Sample B shows a residual off-state leakage of  $3 - 4 \times 10^{-5}$  mA/ $\mu$ m at  $V_{DS}=0.1$  V and  $2 - 3 \times 10^{-4}$  mA/ $\mu$ m at  $V_{\text{DS}}$ =0.5 V. This background leakage has an approximately linear (Ohmic) variation with  $V_{DS}$ , and is only weakly dependent upon the gate length; on other experimental samples, we have observed similar background leakage when the isolation mesa etch depth is insufficient.

Off-state drain leakage current arising from simple electrostatics (excessive channel or gate dielectric thickness) or from source-drain or band-band tunneling would not show the strong observed dependence upon the energy offset of the lower barrier. Leakage by thermal emission from the N+ source over the channelbarrier interface should however show a strong dependence upon the barrier energy, consistent with Fig. [3.8](#page-83-0) and Fig. [3.9.](#page-84-0) Fig. [3.11](#page-86-0) shows a computed energy band diagram drawn vertically through the MOSFET regrown  $N+$  In<sub>0.53</sub>Ga<sub>0.47</sub>As source (Si-doped:  $4\times10^{19}$  cm<sup>-3</sup>), through the un-doped  $In_{0.53}Ga_{0.47}As$  channel, and into  $In<sub>0.52</sub>Al<sub>0.48</sub>As$  or  $AlAs<sub>0.56</sub>Sh<sub>0.44</sub> bottom barrier layer. The band diagram$ 



<span id="page-85-0"></span>Figure 3.10: Subthreshold swing vs.  $L_g$  for sample A and sample B at  $V_{DS}=0.1$ V and  $V_{\text{DS}} = 0.5$  V.

is calculated by self-consistent 1-D Schrödinger and Poisson equation using Band-Profiler (provided by Professor William Frensley). The conduction band energy and valence band energy of  $\text{AlAs}_{0.56}\text{Sb}_{0.44}$  barrier is linearly interpolated from unstrained AlAs and AlSb layers without considering bowing parameter. As shown in Fig. [3.11,](#page-86-0) the electron Fermi level lies ∼0.4 eV above the conduction band of the N+ source and ∼0.2 eV above that of the un-doped InGaAs channel. The In<sub>0.52</sub>Al<sub>0.48</sub>As layer provides only ∼0.1-0.2 eV barrier above the electron Fermi level, insufficient to strongly suppress thermal emission from the N+ source. Using an oxide barrier [\[34\]](#page-94-6), or a wide band-gap semiconductor barrier will potentially reduce this barrier leakage current. Replacement of the  $In_{0.52}Al_{0.48}As$  barrier with AlAs<sub>0.56</sub>Sb<sub>0.44</sub> increases the barrier energy by ∼0.5 eV, and should suppress this thermal emission by ca.  $10^8:1$ .



<span id="page-86-0"></span>Figure 3.11: Energy band diagram of sample A  $(In_{0.52}Al_{0.48}As$  barrier) and sample B ( $A$ l $As_{0.56}Sb_{0.44}$  barrier) with raised N+ InGaAs source/drain (Sidoped:  $4 \times 10^{19}$  cm<sup>-3</sup>), drawn on a vertical line passing through the N+ source, the InGaAs channel, and the InAlAs or AlAsSb bottom barrier. Given the high source doping, the InAlAs barrier energy lies only ∼ 0.1-0.2 eV above the Fermi energy, while the AlAsSb barrier provides ∼ 0.6-0.7 eV carrier confinement.

### 3.3.2 InGaAs FETs with P-type doped InAlAs barriers

In previous subsection, we found that un-doped InAlAs barriers showed high buffer leakage as compared to un-doped AlAsSb barriers. If the conduction band edge of the barrier is not sufficiently high, electron injection from heavily-doped source into back barrier layers can cause high off-state leakage at large  $V_{DS}$ . Another approach to increase conduction band edge and reduce barrier leakage is doping engineering of barrier layers instead of band-gap engineering. Fig. [3.12](#page-88-0) shows the device comparisons between un-doped InAlAs barriers and P-doped In-AlAs barriers. The conduction band energy of InAlAs barriers increases about half band-gap energy ( $\sim$ 0.7 eV) by inserting a Be-doped (1×10<sup>17</sup> cm<sup>-3</sup>) InAlAs layer,

which intentionally forms a P-i-N dipole with the Si-doped InAlAs modulationdoped layer. The P-doped InAlAs layer depletes the electrons in the barrier layer, and removes the barrier leakage path. In Fig.  $3.12(c)$  $3.12(c)$ , the off state leakage is largely reduced to two orders of magnitude from 1  $\mu A/\mu m$  (limited by barrier leakage) to 10 nA/ $\mu$ m (limited by band-to-band tunneling) for 50 nm- $L_g$  devices. A significant reduction in subthreshold swing from 221 mV/dec. to 105 mV/dec. at  $V_{DS}=0.5$  V indicates the improvement on transistor electrostatics after adding a p-doped InAlAs barrier.

Last but not least, note that the leakage in un-doped InAlAs barriers behaves like an InAlAs barrier MOSFET in parallel with the InGaAs channel MOSFET. Since the InAlAs barrier is distant from the gate metal, this barrier MOSFET is difficult to turn off and the barrier leakage could increase rapidly as the gate length decreases because of serious short channel effects. We found that the barrier leakage in un-doped InAlAs barriers is not linearly proportional to  $1/L_{\rm g}$ , and can increase more than ∼2-3 orders of magnitude when  $L_g$  decreases from 1  $\mu$ m to 50 nm. Once a p-doped InAlAs barrier is incorporated, the barrier leakage is sufficiently low  $\left($ <100 pA $/\mu$ m), and band-to-band tunneling leakage (BTBT) becomes dominant on the minimum  $I_{\text{off}}$ . The detail of band-to-band tunneling leakage and the remedies of BTBT leakage will be discussed in the next two chapters.



<span id="page-88-0"></span>Figure 3.12: (a) The device structures with un-doped InAlAs barriers (left) and P-doped InAlAs barriers (right). (b) The corresponding band energy diagrams. (c) The corresponding  $I_{\text{DS}}$ - $V_{\text{GS}}$  curves of 50 nm- $L_{\text{g}}$  devices.

# 3.4 Summary

In this chapter, we have developed  $\text{AlAs}_{0.56}\text{Sb}_{0.44}$  barrier layers lattice- matched to InP and demonstrated a high mobility  $In<sub>0.53</sub>Ga<sub>0.47</sub>As/AlAs<sub>0.56</sub>Sb<sub>0.44</sub>$  two dimensional electron gas (2DEG) with room temperature mobility up to  $9 \times 10^3 \text{ cm}^2/\text{V}$ . We have also investigated the electron transport in  $\text{In}_{0.53}\text{Ga}_{0.47}\text{As}/\text{AlAs}_{0.56}\text{Sb}_{0.44}$ two dimensional electron gases and compared their properties with  $\text{In}_{0.53}\text{Ga}_{0.47}\text{As}/$  $In<sub>0.52</sub>Al<sub>0.48</sub>As 2DEGs. Stronger interface roughness scattering is observed for In-$ GaAs/AlAsSb heterointerfaces than for InGaAs/InAlAs heterointerfaces. For the well thickness below 4 nm, interface roughness scattering becomes the dominant scattering mechanism, limiting the 2DEG mobility at low temperature as well as room temperature. Changing the group-V exposure between As and Sb during growth interruptions at the InGaAs/AlAsSb interfaces does not significantly change the 2DEG mobility. With the insertion of a two monolayer InAlAs at the InGaAs/AlAsSb interfaces, the interface roughness scattering is reduced and the mobility greatly increased. The room temperature 2DEG mobility shows 66 % improvement from  $1.63\times10^3$  cm<sup>2</sup>/V·s to  $2.71\times10^3$  cm<sup>2</sup>/V·s for a 3 nm InGaAs well.

We have also compared the DC characteristics of planar  $In_{0.53}Ga_{0.47}As$  channel MOSFETs using  $A1A_{50.56}Sb_{0.44}$  barriers to similar MOSFETs using  $In_{0.52}Al_{0.48}As$ barriers. Al $\rm{As}_{0.56}Sb_{0.44}$ , with ~1.0 eV conduction-band offset to  $\rm{In}_{0.53}Ga_{0.47}As$ , improves electron confinement within the channel. A 56 nm gate length device with the  $AIAs_{0.56}Sb_{0.44}$  barrier exhibits 1.96 mS/ $\mu$ m peak transconductance and  $SS=134$  mV/dec. at  $V_{DS}=0.5$  V. At gate lengths below 100 nm and  $V_{DS}=0.5$  V, the MOSFETs with  $AIAs_{0.56}Sb_{0.44}$  barriers show steeper subthreshold swing and

reduced drain-source leakage current. We attribute the greater leakage observed with the  $In_{0.52}Al_{0.48}As$  barrier to thermionic emission from the N+  $In_{0.53}Ga_{0.47}As$ source over the  $In_{0.53}Ga_{0.47}As/In_{0.52}Al_{0.48}As$  heterointerface. In addition to AlAsSb barriers, P-doped InAlAs barriers were also developed and confirmed as an effective remedy to reduce barrier leakage.

## References

- [1] S. Narasimha, P. Chang, C. Ortolland, D. Fried, E. Engbrecht, K. Nummy, P. Parries, T. Ando, M. Aquilino, N. Arnold, R. Bolam, J. Cai, M. Chudzik, B. Cipriany, G. Costrini, M. Dai, J. Dechene, C. Dewan, B. Engel, M. Gribelyuk, D. Guo, G. Han, N. Habib, J. Holt, D. Ioannou, B. Jagannathan, D. Jaeger, J. Johnson, W. Kong, J. Koshy, R. Krishnan, A. Kumar, M. Kumar, J. Lee, X. Li, C. H. Lin, B. Linder, S. Lucarini, N. Lustig, P. McLaughlin, K. Onishi, V. Ontalus, R. Robison, C. Sheraw, M. Stoker, A. Thomas, G. Wang, R. Wise, L. Zhuang, G. Freeman, J. Gill, E. MacIejewski, R. Malik, J. Norum, and P. Agnello, "22nm high-performance SOI technology featuring dual-embedded stressors, epi-plate high-K deep-trench embedded DRAM and self-aligned Via 15LM BEOL," in Electron Devices Meeting (IEDM), 2012 IEEE International, pp. 52–55, 2012.
- [2] C. Jan, U. Bhattacharya, R. Brain, S. J. Choi, G. Curello, G. Gupta, W. Hafez, M. Jang, M. Kang, K. Komeyli, T. Leo, N. Nidhi, L. Pan, J. Park, K. Phoa, A. Rahman, C. Staus, H. Tashiro, C. Tsai, P. Vandervoorn, L. Yang, J. Yeh, and P. Bai, "A 22nm SoC platform technology featuring 3-D tri-gate and high-k/metal gate, optimized for ultra low power, high performance and high density SoC applications," in *Electron Devices Meeting (IEDM)*, 2012 IEEE International, pp. 44–47, 2012.
- [3] C. Hu, "Thin-body finFET as scalable low voltage transistor," in VLSI Technology, 2012 Symposium on, pp. 1–4, 2012.
- [4] I. Vurgaftman, J. R. Meyer, and L. R. Ram-Mohan, "Band parameters for III-V compound semiconductors and their alloys," Journal of Applied Physics, vol. 89, no. 11, 2001.
- [5] M. Foisy, P. Tasker, B. Hughes, and L. F. Eastman, "The role of inefficient charge modulations in limiting the current-gain cutoff frequency of the MODFET," Electron Devices, IEEE Transactions on, vol. 35, pp. 871–878, Jul 1988.
- [6] Y. Nakata, Y. Sugiyama, T. Inata, O. Ueda, S. Sasa, S. Muto, and T. Fujii, "InGaAs/AlAsSb heterostructures lattice-matched to InP grown by molecular beam epitaxy," Mat. Res. Soc. Symp. Proc., vol. 198, pp. 289–294, 1990.
- [7] N. Georgiev and T. Mozume, "Photoluminescence study of InGaAs/AlAsSb heterostructure," *Journal of Applied Physics*, vol. 89, no. 2, p. 1064, 2001.
- [8] C.-Y. Huang, J. J. M. Law, H. Lu, M. J. W. Rodwell, and A. C. Gossard, "Development of AlAsSb as a barrier material for ultra-thin-channel InGaAs nMOSFETs," in Symposium CC Gate Stack Technology for End-of-Roadmap Devices in Logic, Power and Memory, vol. 1561 of MRS Proceed $ings, pp. \text{ mrss13-1561-cc01-10, 2013.}$
- [9] C.-Y. Huang, J. J. M. Law, H. Lu, D. Jena, M. J. W. Rodwell, and A. C. Gossard, "Two dimensional electron transport in modulation-doped  $In<sub>0.53</sub>Ga<sub>0.47</sub>As/AlAs<sub>0.56</sub>Sb<sub>0.44</sub> ultrathin quantum wells," *Journal of Applied*$ Physics, vol. 115, no. 12, p. 123711, 2014.
- <span id="page-92-0"></span>[10] C.-Y. Huang, S. Lee, D. Cohen-Elias, J. J. M. Law, A. D. Carter, V. Chobpattana, S. Stemmer, A. C. Gossard, and M. J. W. Rodwell, "Reduction of leakage current in  $In<sub>0.53</sub>Ga<sub>0.47</sub>As channel metal-oxide-semiconductor field$ effect-transistors using  $AlAs<sub>0.56</sub>Sb<sub>0.44</sub>$  confinement layers," *Applied Physics* Letters, vol. 103, no. 20, p. 203502, 2013.
- [11] B. R. Bennett, W. J. Moore, M. J. Yang, and B. V. Shanabrook, "Transport properties of Be- and Si-doped AlSb," Journal of Applied Physics, vol. 87, no. 11, p. 7876, 2000.
- [12] K. Kobayashi, N. Kamata, and T. Suzuki, "Heaviliy Si-doped AlAs films grown by molecular beam epitaxy," Mat. Res. Soc. Symp. Proc., vol. 56, pp. 61–65, 1986.
- [13] A. Kastalsky, R. Dingle, K. Y. Cheng, and A. Y. Cho, "Two-dimensional electron gas at a molecular beam epitaxial-grown, selectively doped,  $In<sub>0.53</sub>Ga<sub>0.47</sub>As-In<sub>0.48</sub>Al<sub>0.52</sub>As interface, "Applied Physics Letters, vol. 41, no. 3,$ 1982.
- [14] W. Walukiewicz, H. E. Ruda, J. Lagowski, and H. C. Gatos, "Electron mobility in modulation-doped heterostrucutres," Physical Review B, vol. 30, no. 8, p. 4571, 1984.
- [15] T. Matsuoka, E. Kobayashi, K. Taniguchi, C. Hamaguchi, and S. Sasa, "Temperature dependence of electron mobility in InGaAs/InAlAs heterostructures," Japanese Journal of Applied Physics, vol. 29, no. 10R, p. 2017, 1990.
- [16] M. Ahoujja, S. Elhamri, R. S. Newrock, D. B. Mast, W. C. Mitchel, I. Lo, and A. Fathimulla, "Multiple subband population in delta-doped AlAsSb/InGaAs heterostructures," *Journal of Applied Physics*, vol. 81, pp. 1609–1611, 1997.
- [17] V. K. Arora and A. Naeem, "Phonon-scattering-limited mobility in a quantum-well heterostructure," Physical Review B, vol. 31, no. 6, p. 3887, 1985.
- [18] P. J. Price, "Two-dimensional electron transport in semiconductor layers. I. phonon scattering," Annals of Physics, vol. 133, pp. 217–239, 1981.
- [19] B. K. Ridley, "The electron-phonon interaction in quasi-two-dimensional semiconductor quantum-well structures," Journal of Physics C: Solid State Physics, vol. 15, p. 5899, 1982.
- [20] A. Gold, "Electronic transport properties of a two-dimensional electron gas in a silicon quantum-well structure at low temperature," Physical Review B, vol. 35, no. 2, pp. 723–733, 1987.
- <span id="page-93-0"></span>[21] D. Chattopadhyay, "Alloy scattering in quantum-well strucutres of semiconductor ternaries," Physical Review B, vol. 31, no. 2, p. 1145, 1985.
- [22] T. Sakaki, H., Noda, T, Hirakawa, K., Tanaka, M, and Matsusue, "Interface roughness scattering in GaAs/AlAs quantum wells," Applied Physics Letters, vol. 51, p. 1934, 1987.
- <span id="page-93-4"></span>[23] C. R. Bolognesi, H. Kroemer, and J. H. English, "Interface roughness scattering in InAs/AlSb quantum wells," Applied Physics Letters, vol. 61, no. 2, pp. 213–215, 1992.
- <span id="page-93-1"></span>[24] C. H. T. Matsuoka, E. Kobayashi, K. Taniguchi and S. Sasa, "Temperature dependence of electron mobility in InGaAs/InAlAs heterostructures," Japanese Journal of Applied Physics, vol. 29, no. 10, p. 2017, 1990.
- <span id="page-93-2"></span>[25] D. Chattopadhyay, "Electron mobility in InGaAs quantum wells," Physical Review B, vol. 38, no. 18, pp. 429–431, 1988.
- <span id="page-93-3"></span>[26] J. M. Li, J. J. Wu, X. X. Han, Y. W. Lu, X. L. Liu, Q. S. Zhu, and Z. G. Wang, "A model for scattering due to interface roughness in finite quantum wells," *Semiconductor Science and Technology*, vol. 20, pp. 1207–1212, Dec. 2005.
- <span id="page-93-5"></span>[27] H. S. N. Ikarashi, M. Tanaka and K. Ishida, "High-resolution on AIAs/GaAs electron microscopy of growth interruption effect interfacial structure during molecular beam epitaxy," Applied Physics Letters, vol. 60, no. 11, pp. 1360– 1362, 1992.
- <span id="page-94-0"></span>[28] P. M. Petroff, R. C. Miller, A. C. Gossard, and W. Wiegmann, "Impurity trapping, interface structure, and luminescence of GaAs quantum wells grown by molecular beam epitaxy," Applied Physics Letters, vol. 44, no. 2, p. 217, 1984.
- <span id="page-94-1"></span>[29] D. E. Wohlert, K. L. Chang, H. C. Lin, K. C. Hsieh, K. Y. Cheng, and I. Introduction, "Improvement of AlAs-GaAs interface roughness grown with high As overpressures," Journal of Vacuum Science & Technology B, vol. 18, no. 3, pp. 1590–1593, 2000.
- <span id="page-94-2"></span>[30] N. Chand and S. N. G. Chu, "Origin and improvement of interface roughness in AIGaAs/GaAs heterostructures grown by molecular beam epitaxy," Applied Physics Letters, vol. 07974, pp. 1796–1798, 1990.
- <span id="page-94-3"></span>[31] G. Tuttle, H. Kroemer, and J. H. English, "Effects of interface layer sequencing on the transport properties of InAs/AlSb quantum wells: Evidence for antisite donors at the InAs/AlSb interface," Journal of Applied Physics, vol. 67, pp. 3032–3037, 1990.
- <span id="page-94-4"></span>[32] D. Schneider, L. Elbrecht, J. Creutzburg, A. Schlachetzki, and G. Zwinge, "In-plane effective mass of electrons in InGaAs/InP quantum wells," Journal of Applied Physics, vol. 77, p. 2828, 1995.
- <span id="page-94-5"></span>[33] S. Lee, C.-Y. Huang, A. Carter, J. Law, D. Elias, V. Chobpattana, B. Thibeault, W. Mitchell, S. Stemmer, A. Gossard, and M. Rodwell, "High transconductance surface channel  $In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFETs using$ MBE source-drain regrowth and surface digital etching," in *Indium Phosphide* and Related Materials (IPRM), 2013 International Conference on, pp. 1–2, May 2013.
- <span id="page-94-6"></span>[34] S. Kim, S. Member, M. Yokoyama, N. Taoka, R. Nakane, T. Yasuda, O. Ichikawa, N. Fukuhara, and M. Hata, "Sub-60-nm extremely thin body  $In_xGa_{1-x}As$ -on-insulator MOSFETs on Si with Ni-InGaAs metal S/D and MOS interface buffer engineering and its scalability," IEEE Trans. Electron Devices, vol. 60, no. 8, pp. 2512–2517, 2013.

Chapter 4

Channel Engineering: Ultra-thin InGaAs and InAs Channels

When transistor gate lengths  $(L_g)$  are scaled down to below 10 nm, channel thickness must be reduced simultaneously to maintain good electrostatic integrity and reduce the subthreshold leakage [\[1\]](#page-120-0). Channel thickness scaling is evident from shrinking the fin width of FinFETs or thinning the Si body of silicon-oninsulator (SOI) MOSFETs. Nowadays the state-of-art 14 nm Si FinFETs have fin width about ∼8 nm and the advanced ultra-thin body (UTB) fully depleted SOI (FDSOI) MOSFETs have Si body thickness about ∼5 nm, as illustrated in Fig. [4.1](#page-97-0) [\[2,](#page-120-1) [3\]](#page-120-2). With the continuous scaling of physical gate length, at 7 nm technology node, III-V channels must be stringently evaluated at 2∼4 nm channel thickness. Therefore, electron transport in ultra-thin channels must be carefully scrutinized, and III-V channels must be carefully designed with the considerations for transistor electrostatics, on-state performance, and off-state leakage.

In this chapter, we report MBE growth optimization of InAs channels, and then compare the electron transport properties of InGaAs and InAs in ultra-thin quantum wells two dimensional electron gas (2DEG). Ultra-thin channel III-V MOSFETs with respective 3 nm InGaAs and 3 nm InAs channels are compared thoroughly. In addition to engineer the channel band-gap using different channel materials, we also investigate the impact of channel thickness scaling on the DC performance of InGaAs MOSFETs. Finally, we conclude this chapter with a record high performance InAs channel MOSFET, featuring the highest on-state performance among all the reported III-V MOSFETs and comparable performance to 22 nm Si FinFET technology [\[4\]](#page-120-3).



Figure 4.1: A TEM image of ultra-thin-body (UTB) fully depleted silicon on insulator (FDSOI), featuring a 5 nm thick Si channel [\[2\]](#page-120-1). A TEM image of Intel 14 nm FinFETs, featuring a 8 nm narrow fin [\[3\]](#page-120-2).

# <span id="page-97-0"></span>4.1 MBE growth of composite channel 2DEGs

In this section, we report the optimized MBE growth of composite channel 2DEGs. Fig. [4.2\(](#page-99-0)a) shows the 2DEG structure of InGaAs/InAs/InGaAs composite channels. The composite channels have symmetric sandwich structures with an inserted InAs channel clad in the InGaAs top and bottom channels. The total quantum well is 10 nm thick, and is bounded by either InAlAs or AlAsSb barriers. Since InAs has –3.1% lattice-mismatched with InP substrates, the InAs layer has a critical thickness at which the strain energy of pseudomorphic InAs layer surpasses the critical energy, and starts to relax by forming misfit and threading dislocations. To maintain superior transport properties and achieve high performance III-V MOSFETs, defect-free InAs layers are desirable because the crystalline defects could be a potential leakage current source [\[5\]](#page-120-4) and degrade the electron transport properties.

The growth of a strained InAs layer is highly dependent on the growth temperature, growth rate, and  $V/III$  ratio [\[6\]](#page-120-5). In this study, the InAs layer was grown at 375∼400 ◦C, lower than the growth temperature of InAlAs or AlAsSb barriers (490  $\degree$ C). Lowering the growth temperature of InAs increases the InAs critical thickness and avoids strain relaxation [\[6\]](#page-120-5). The growth rate of InAs layer is ∼0.69 Å/s, which is about half of the  $In<sub>0.53</sub>Ga<sub>0.47</sub>As$  and  $In<sub>0.52</sub>Al<sub>0.48</sub>As$  growth rate. Fig. [4.2\(](#page-99-0)b) shows the impact of As/In beam equivalent pressure (BEP) ratio on the 2DEG mobility of composite channels. The optimal As/In ratio is about 5.5, showing electron mobility  $>12000$  cm<sup>2</sup>/V·s. The As/In BEP ratio higher or lower than 5.5 causes the degradation of 2DEG mobility. Fig. [4.2\(](#page-99-0)c) shows the Hall mobility of composite channel 2DEGs as a function of the inserted InAs well thickness. Note that the total well thickness is 10 nm. After lowering As/In BEP ratio from 10 to 5.5, the 2DEG mobility increases as InAs thickness increases. The growth reproducibility for composite channel 2DEGs with thick InAs layers is greatly improved as lowering As/In BEP ratio to 5.5, as an indicative of improved mechanical stability and an increase on the InAs critical thickness. The highest mobility of composite channel 2DEGs achieves  $\sim$ 13000 cm<sup>2</sup>/V·s at room temperature.



<span id="page-99-0"></span>Figure 4.2: (a) The composite channel 2DEG structures and the respective growth temperature for each layer. (b)The dependency of 2DEG mobility for 2-6-2 nm InGaAs-InAs-InGaAs composite channels on the As/In BEP ratio during the 6 nm InAs growth. (c) Composite channel 2DEG mobility as a function of the InAs well thickness.(The channels are 10 nm InGaAs, 4-2-4 nm, 3-4-3 nm, 2.5-5-2.5 nm, and 2-6-2 nm InGaAs-InAs-InGaAs composite channels.)

# 4.2 Electron transport in InGaAs and InAs ultrathin quantum wells

With the optimized InAs growth condition, we can compare the electron transport in strained InAs wells with lattice-matched InGaAs wells. Fig. [4.3](#page-101-0) shows the 2DEG structure and the corresponding band diagram calculated by 1-D selfconsistent Schrödinger-Poisson simulation (BandProfiler provided by Professor William Frensley). The measured 2DEG mobility and carrier concentrations as a function of InGaAs and InAs well thickness are shown in Fig. [4.4.](#page-102-0) The 2DEG mobility is found higher in the thick InAs wells than in the thick InGaAs wells, but 2DEG mobility converges as the well is thinned to 2 nm. The electron concentration in the quantum well also decreases with reduced well thickness because of increasing sub-band energy  $(E_0)$  and hence reduced  $E_F-E_0$ .

As wells are thinned, the electron scattering time becomes dominated by interface roughness scattering as discussed in the last chapter. The rapid mobility degradation of InAs wells could be attributed to larger interface roughness of InAs wells due to the proclivity of island growth of strained InAs layers (Stranski-Krastanov growth). On the other hand, the electron effective mass also increases because of the quantized sub-band energy and the non-parabolic conduction band. Due to strong quantum confinement effects in ultra-thin wells, the quantized subband energy raises with the decrement of well thickness, leading to the penetration of electron wave-function into barrier layers where the electron effective mass is higher and therefore reduce electron transport mass. Also, due to non-parabolic conduction band, the electrons populated in high energy quantized sub-band have



<span id="page-101-0"></span>Figure 4.3: Double heterostuctures for the study of electron transport in quantum wells and the associated band diagram calculated by 1-D self-consistent Schrödinger-Poisson simulation.

larger effective mass than that at the band minimum of Γ valley. Given that InAs has larger non-parabolic coefficient of conduction band than InGaAs ( $\alpha \sim 2.6 \text{ eV}^{-1}$ versus  $\alpha \sim 1.3 \text{ eV}^{-1}$ , the electron effective mass of InAs increases more rapidly, and could be similar to that of InGaAs at 2∼3 nm channel thickness. Fig. [4.5](#page-102-1) summarizes the effective mass values from experimental measurements and theoretical calculations for InGaAs and InAs wells in the literatures [\[7–](#page-120-6)[12\]](#page-121-0). The in-plane effective mass shows little difference in extremely thin (2∼3 nm) InAs and InGaAs wells. This might explain the similar mobility observed for 2 nm InGaAs and InAs wells.



<span id="page-102-0"></span>Figure 4.4: Comparison of electron mobility and the carrier concentration in InAs and InGaAs quantum wells as a function of well thickness.



<span id="page-102-1"></span>Figure 4.5: Summary of in-plane electron effective mass reported in the literature [\[7–](#page-120-6)[12\]](#page-121-0).(Dot line: theoretical calculations, solid dot: experimental data from InGaAs channels)



<span id="page-103-0"></span>Figure 4.6: The device structure and the detailed process flow of ultra-thin– body MOSFETs with a 3 nm InGaAs or a 3 nm InAs channel.

## 4.3 Leakage reduction II: ultra-thin channels

### 4.3.1 Channel materials: InAs versus InGaAs

Here we fabricated 3 nm InAs and 3 nm InGaAs ultra-thin-body (UTB) MOS-FET and compared their DC characteristics. Fig. [4.6](#page-103-0) shows the structure of surface channel MOSFETs with respective 3 nm InAs or InGaAs channels, and the detailed process flow. Both samples have a 3 nm InGaAs cap layer above the 3 nm InAs or InGaAs bottom channels. After HSQ dummy gate process and the subsequent MOCVD source/drain regrowth, the 3 nm InGaAs cap layer was removed by two cycles of digital etch, leaving a 3 nm bottom channel. Two samples were processed in parallel to reduce process variations and ensure accurate control of channel thickness. The samples have 10 nm unintentionally-doped (U.I.D.) InGaAs source/drain spacers and a 2.9 nm  $HfO<sub>2</sub>$  gate dielectric. The design of InGaAs source/drain spacers will be discussed in detail in chapter 5.

Fig. [4.7](#page-104-0) shows  $I_D-V_{GS}$  and  $I_D-V_{DS}$  curves of 40 nm- $L_g$  FETs. Unlike the



<span id="page-104-0"></span>Figure 4.7: (a) The transfer characteristics and (b) the output characteristics of  $L_g$ -40 nm devices.

2DEG quantum well where the mobility are similar for InGaAs and InAs, InAs UTB MOSFETs show ~1.6:1 higher on-state current and transconductance than InGaAs UTB MOSFETs, but InGaAs channels show one order lower minimum  $I_{\text{off}}$  than InAs channels. Fig. [4.8](#page-105-0) compares the on-state performance, showing  $I_{\text{on}}$  at  $I_{\text{off}}=100 \text{ nA}/\mu\text{m}$ , transconductance, and  $R_{\text{on}}$  as a function of  $L_{\text{g}}$ . InAs channels show maximum  $I_{\text{on}} \sim 400 \mu\text{A}/\mu\text{m}$  at 100 nA/ $\mu$ m fixed  $I_{\text{off}}$  and  $V_{DS}=0.5$ V. At all gate lengths between 40 nm and 1  $\mu$ m,  $I_{on}$  and  $g_m$  are much higher for InAs FETs than for InGaAs FETs, indicating not only higher injection velocity but also higher electron mobility in the InAs channel than in the InGaAs channel. Fig.  $4.8(c)$  $4.8(c)$  compares the on-resistance for InAs and InGaAs FETs, both showing parasitic source/drain resistance around  $190\pm20 \Omega \cdot \mu m$ . This confirms that the inferior on-state performance of InGaAs channels is not caused by parasitic source/drain resistance, but from the InGaAs channel itself.

Fig. [4.9\(](#page-106-0)a) and 4.9(b) show subthreshold swing  $(SS)$  and drain-induced barrier lowering ( $DIBL$ ) as a function of  $L_{g}$ , respectively. Thanks to thin chan-



<span id="page-105-0"></span>Figure 4.8: (a)  $I_{\rm on}$  vs.  $L_{\rm g}$  at 100 nA/ $\mu{\rm m}$   $I_{\rm off}$  and V $_{DS}{=}0.5$  V. (b) Peak  $g_{\rm m}$  vs.  $L_g$  at  $V_{DS}=0.5$  V. (c)  $R_{on}$  vs.  $L_g$  at  $V_{GS}=1$  V.

nels and improved electrostatic integrity, both devices exhibit excellent SS∼ 83 mV/dec at  $V_{DS}= 0.5$  V and low  $DIBL\sim 110$  mV/V for 40 nm- $L<sub>g</sub>$  devices. Fig.  $4.9(c)$  $4.9(c)$  compares the minimum  $I_{\text{off}}$  of the two devices. Due to its larger channel band gap, at short  $L_{\rm g}$  InGaAs FETs show one order lower off-state leakage current than InAs FETs, where  $I_{\text{off}}$  is dominated by band-to-band tunneling (BTBT) leakage. This band-to-band tunneling leakage is evident, as shown in Fig. [4.7\(](#page-104-0)a), from the signature that BTBT leakage increases as lowering the gate voltage and larger  $V_D-V_G$ . For long  $L_g$  devices (∼1  $\mu$ m), the  $I_{off}$  of InAs FETs are still limited by BTBT, while the  $I_{\text{off}}$  of InGaAs FETs limited by gate leakage.

High indium content in thin surface-channel MOSFETs improves on-current despite having little effect on mobility in similarly thick wells bounded by semiconductor barriers. There are several possible explanations. Due to thin channels, the strong quantum confinement reduces the energy splitting between  $\Gamma$  valley and L valley. As gate voltage increases, the electrons could populate in the L valleys, leading to mobility degradation in (100) InGaAs MOSFETs [\[13–](#page-121-1)[16\]](#page-122-0). To clar-



<span id="page-106-0"></span>Figure 4.9: (a) Subthreshold swing vs.  $L_g$ . (b)  $DIBL$  vs.  $L_g$ . (c)  $I_{\text{off,min}}$  vs.  $L_{\rm g}$  at  $V_{DS}=0.5$  V.

ify the different valley population, Evan Wilson and Pengyu Long in Network for Computational Nanotechnology at Purdue University calculated the tight-binding band structures of 3 nm InAs and InGaAs channels as shown Fig. [4.10.](#page-107-0) In the calculation, the channels are bounded by 2 nm InAlAs bottom barriers, and the hydrogen-terminated top surface. The result shows ∼0.6 eV Γ-L bound state energy separation in a 3 nm InGaAs well, and ∼0.9 eV splitting in a 3 nm InAs well. Therefore, at the  $V_{GS}-V_{th}$  corresponding to peak  $g_m$ , the L valley is unlikely to be populated with either material.

Unlike quantum well 2DEGs where the well is bounded by semiconductor barriers, in FET channels there may be severe electron interactions between oxide traps and channel electrons. The traps with energy levels within the conduction band such as As-As anti-bonding or Ga dangling bonds could affect the transistor on-state performance. The low  $g<sub>m</sub>$  of thin InGaAs channels may be due to Fermi level pinning, at positive gate bias, from interface traps at energies within the



 $-0.5$ 

-1노<br>X

 $In_{0.53}Ga_{0.47}As$ 

0.080

0.596

1.06

G wave vector k [ 1/nm ]

**InAs** 

0.063

0.905

0.639

 $-0.5$ 

-1노<br>X

G<br>[ wave vector k [ 1/nm ]

 $m_e^*$  at  $\Gamma$   $[m_0]$ 

<span id="page-107-0"></span> $E_g$  at  $\Gamma$  [eV]

 $\Gamma$  – L separation [eV]

Figure 4.10: Tight binding band structures of 3 nm InGaAs and 3nm InAs wells with a hydrogen-terminated top surface and 2 nm InAlAs bottom barriers. No strain effect on InAs channel is considered in the calculations.

conduction band, again from As-As anti-bonding [\[17\]](#page-122-1); On the contrary, InAs has lower conduction band minimum, a larger energy separation between Fermi level and these trap states, and has no deleterious Ga dangling bonds. Therefore, electrons in InAs channels have less scattering with these oxide traps and are unlikely to be trapped in these interface states. Furthermore, it is observed that at long gate length the InAs channels usually show lower subthreshold swing than InGaAs channels, as an example shown in Fig.  $4.9(a)$  $4.9(a)$ . This indicates that lower interface trap density with high-k dielectrics on InAs channels. More experimental results will be shown in the next subsection.
#### 4.3.2 Channel thickness scaling

In this subsection, we compare a 4.5 nm InGaAs channel MOSFET with a 3 nm InGaAs channel MOSFET with a  $ZrO<sub>2</sub>$  gate dielectric layer, and investigate the electron transport properties in MOSFETs. The detailed device structure, process flow and the computed energy band diagrams are shown in Fig. [4.11.](#page-109-0) Fig. [4.12](#page-109-1) shows the transfer and output characteristics of 4.5 nm and 3 nm InGaAs MOSFETs. Thinning the channel from 4.5 nm to 3 nm reduces the minimum  $I_{\text{off}}$ from 30 nA/ $\mu$ m to 3.5 nA/ $\mu$ m but degrades  $I_{\text{on}}$  and the transconductance. Thinning the channel increases the quantized band gap, thus reducing band-to-band tunneling (BTBT) leakage. Comparing the gate  $I_G$  and drain  $I_D$  leakage for 3 nm InGaAs FET in Fig. [4.12,](#page-109-1) it is observed that the minimum off-state leakage is still dominated by BTBT leakage rather than by gate leakage. Unfortunately, continuous scaling of channel thickness results in an unacceptable loss of on-state performance. For lower standby power logic applications, we seek to further reduce BTBT leakage while maintaining high on-state performance.

Fig. [4.13](#page-110-0) shows transconductance, on-state current and on-resistance as a function of gate lengths. Similar to the results in last subsection, 3 nm InGaAs channels, regardless of using  $ZrO<sub>2</sub>$  or  $HfO<sub>2</sub>$  gate dielectrics, result in low on-state current and transconductance as compared to 4.5 nm InGaAs channels and 3 nm InAs channels. Unlike InGaAs, 3 nm thin InAs channels show lower channel resistance, while InGaAs channels thinner than 3.5 nm show degraded on-state performance and large channel resistance. Note that for 4.5 nm InGaAs channels, the  $I_{\text{on}}$  at fixed  $I_{\text{off}}$  drops as  $L_{\text{g}}$  below 40 nm due to worse electrostatics and large SS, as shown in Fig. [4.13\(](#page-110-0)b). Larger band-to-band tunneling leakage at negative



<span id="page-109-0"></span>Figure 4.11: The process flow, detailed device structure and the corresponding energy band diagrams for 4.5 nm and 3 nm InGaAs channel MOSFETs.



<span id="page-109-1"></span>Figure 4.12: The transfer and output characteristics for 4.5 nm and 3 nm InGaAs channel MOSFETs.



<span id="page-110-0"></span>Figure 4.13: (a) The transconductance, (b) on-state current at 100 nA/ $\mu$ m  $I_{\text{off}}$ , and (c) on-resistance as a function of gate length for 4.5 nm InGaAs and 3 nm InGaAs MOSFETs.

gate bias also causes the degradation of  $SS$  and reduces  $I_{\text{on}}$  at the fixed  $I_{\text{off}}$ . For the figure of merit of  $I_{on}$  at fixed  $I_{off}$  and  $V_{DD}$ ,  $SS$  is the most important device parameter that must be optimized to increase on-state current. Therefore, thinner channels with resultant better gate control are highly demanded. Given that thin InAs channels still maintain good transport properties, thin InAs channels are clearly superior to InGaAs channels for high performance logic if the minimum off-state leakage is still acceptable.

To clarify the different transport properties of ultra-thin channels, we measured the capacitance-voltage (C-V) curves of InGaAs channel MOSFETs at 25  $\mu$ m- $L_g$ . Fig. [4.14](#page-111-0) shows the C-V measurements of 4.5 nm and 3 nm InGaAs channels respectively. The C-V curve of 4.5 nm InGaAs channels shows high gate-to-channel capacitance  $(C_{g-ch} \sim 2.5 \,\mu\text{F/cm}^2)$  and small frequency dispersions, while large frequency dispersions are observed for 3 nm InGaAs channels. This might be an evidence of strong interactions between channel electrons and oxide



<span id="page-111-0"></span>Figure 4.14: The capacitance-voltage measurements of  $L_g$ -25  $\mu$ m MOSFETs for 4.5 nm and 3 nm InGaAs channels and  $ZrO<sub>2</sub>$  gate dielectrics. The source and drain are grounded and the measured frequency varies from 10 kHz to 1 MHz.

traps. Note that the MOSFET C-V curves were measured with source and drain grounded together. When applying positive gate bias, the accumulated electrons in the channel are supplied by the source and drain. If the channel is thin and highly resistive, the series resistance in the InGaAs channel can also cause frequency dispersions. Further development of a equivalent circuit model would be helpful to separate the individual contributions from interface traps and channel series resistance to the C-V frequency dispersions.

For the interface traps above the conduction band edge of the III-V channel, J. Robertson used density-functional theory (DFT) and calculated the energy distribution of interface traps in different channel materials, as shown in Fig  $4.15(a)$  $4.15(a)$  [\[18,](#page-122-0) [19\]](#page-122-1). The As-As anti-bonding and Ga dangling bonds have energy levels above conduction band edge, which could potentially pin the Fermi level and reduce the effective channel mobility. These interface trap states have little energy dependance with respect to channel In/Ga alloy compositions. By increasing In content of the channel, the conduction band edge is lower so that the electron has less interactions with these interface traps. In Fig.  $4.15(b)$  $4.15(b)$ , N. Taoka et al. reported that As-As anti-bonding causes Fermi level pinning at the energy level ∼0.21-0.35 eV above the conduction band minimum of InGaAs channels [\[17,](#page-122-2) [20\]](#page-122-3). An increase on channel indium content lowers conduction band minimum, and increases the effective channel mobility. Due to strong quantum confinement and the increased sub-band energy, we believe that the 3 nm In-GaAs channel MOSFETs also suffer from strong electron interactions with these interface traps. Strong electron scattering or electron capture by these interface traps can significantly reduce  $I_{on}$ . The As-As anti-bonding state is the most likely culprit which is responsible for Fermi level pinning and the poor on-state performance of 3 nm InGaAs channels.

#### 4.3.3 Effective channel mobility of ultra-thin channels

In Fig. [4.16,](#page-114-0) we compare the C-V curves and the effective channel mobility for a 4.5 nm InGaAs channel, a 2.5 nm InAs channel, and a 5 nm InAs channel. The channel effective mobility  $(\mu_{\text{eff}})$  can be calculated by the following equations [\[21\]](#page-122-4).

$$
\mu_{\text{eff}} = \frac{L_{\text{g}}}{W_{\text{g}}} \frac{1}{Q_{\text{s}}(V_{\text{g}})} \frac{I_{\text{D}}(V_{\text{g}})}{V_{\text{D}}}
$$
(4.1)

$$
Q_{\rm s}(V_{\rm g}) = \int C_{\rm g-ch} dV_{\rm g}
$$
\n(4.2)



<span id="page-113-0"></span>Figure 4.15: (a) The interface trap energy calculated by density-functional theory by J. Robertson [\[18\]](#page-122-0). (Note: CB=conduction band, VB=valence band, CNL=charge neutrality level, DB=dangling bond, and  $\sigma^*$ =anti-bonding) (b) High indium content channels lower minimum conduction band edge and reduce the interactions between channel electrons and the traps above conduction band [\[20\]](#page-122-3).

Clearly, in Fig  $4.16(a)$  $4.16(a)$ , when thinning the InAs channel from 5 nm to 2.5 nm, the effective gate capacitance increases. Using 4.5 nm InGaAs channels also increases effective gate-to-channel capacitance as compared to 5 nm InAs channels because of larger effective mass with resultant larger density of state capacitance, and slightly thin channels. Also, the threshold voltage shifts to positive when the channel is made thinner or the channel band-gap increases from InAs to InGaAs. Fig. [4.16\(](#page-114-0)b) shows the effective channel mobility for 25  $\mu$ m  $L_g$  devices. The 5 nm InAs channels show the effective mobility near  $1100 \text{ cm}^2/\text{V}$ -s, while 2.5 nm InAs channels only show the effective mobility  $\sim$ 250 cm<sup>2</sup>/V⋅s. In contrast, 4.5 nm InGaAs channels only maintain the effective mobility∼300 cm<sup>2</sup>/V·s. Because of large C-V dispersions and low drain current  $I_D$  as compared to  $I_G$ , the mobility of 3 nm InGaAs channel can not be extracted.



<span id="page-114-0"></span>Figure 4.16: (a) Comparison of capacitance-voltage measurements for 4.5 nm InGaAs, 2.5 nm InAs, and 5 nm InAs channels. (b) The extracted effective channel mobility using split C-V measurements for different channel designs.(The results of InAs channels provided from Sanghoon Lee)

When transistors operate on drift-diffusion limits (long  $L<sub>g</sub>$  devices), the effective channel mobility is an important parameter for on-state performance. High channel mobility enables higher on-state current and transconductance. However, when transistors approach ballistic limits, mobility becomes less important. Instead, the channel effective mass, the effective gate capacitance, and the parasitic source/drain resistance become increasingly important for shorter  $L<sub>g</sub>$  devices. The effective mass determines the carrier injection velocity. Careful selection of channel effective mass which mitigate the density-of-state bottleneck and maintain high injection velocity allows high on-state performance of the ballistic MOSFETs. On the other hand, the effective gate capacitance is determined by oxide capacitance and semiconductor capacitance, as discussed in chapter 2.1. Higher gate capacitance not only requires extremely thin gate dielectrics, but also extremely thin channels because in thin channels the centroid of electron wave-function is closer

to the oxide/semiconductor interface. Therefore, for ballistic III-V MOSFETs at sub-10-nm nodes,  $m^*$  and  $C_{g-ch}$  should be optimized more carefully rather than channel mobility for the design of ballistic MOSFETs.

## 4.4 Record high performance III-V FET: 2.7 nm InAs channel and  $ZrO<sub>2</sub>$

Given the aforementioned knowledge of channel design, we fabricated a 2.7 nm InAs channel MOSFET with a  $ZrO<sub>2</sub>$  gate dielectric and a 12 nm InGaAs source/drain spacer. The source/drain spacers design will be discussed in detail in chapter 5. The sample was fabricated and reported in VLSI 2014 by Sanghoon Lee [\[4\]](#page-120-0). This device shows the record on-state performance among all the III-V MOSFETs and is comparable to 22 nm Si FinFET.

Fig. [4.17](#page-117-0) shows the cross-sectional scanning transmission electron microscopy (STEM) image of a 25 nm- $L_{\rm g}$  InAs MOSFET. The FET has a 2.7 nm InAs channel, and a 1 nm Al $O_xN_{1-x}$  interfacial layer and a 2.5 nm Zr $O_2$  gate dielectric layer. The source/drain region has a 12 nm unintentionally-doped InGaAs vertical spacer, followed by a N+ InGaAs source/drain contact layer. The device structure is shown in Fig.  $4.18(a)$  $4.18(a)$ . Fig.  $4.18(b)$  shows the transfer characteristic, and Fig.  $4.18(c)$  $4.18(c)$  shows subthreshold characteristic, and Fig.  $4.18(d)$  shows the output characteristic of a 25 nm- $L_{\rm g}$  FET. Despite the extremely thin channel, high extrinsic transconductance  $\sim$ 2.4 mS/ $\mu$ m, and high I<sub>on</sub>∼500  $\mu$ A/ $\mu$ m at I<sub>off</sub>=100 nA/ $\mu \mathrm{m}$  and  $V_{\mathrm{DS}}{=}0.5$  V can still be obtained. The  $SS$  is 77 mV/dec for 25 nm-

 $L_{\rm g}$ , showing excellent short channel control for a planar MOSFET. The on-state resistance  $(R_{\text{on}})$  of 25 nm-L<sub>g</sub> FETs is about ~300  $\Omega \cdot \mu$ m, consisting 25  $\Omega \cdot \mu$ m from source/drain ohmic contact, 60  $\Omega \cdot \mu$ m from source/drain sheet resistance, 75  $\Omega \cdot \mu$ m from the InGaAs source/drain spacer, and 60  $\Omega$ · $\mu$ m from the ballistic resistance and the rest of 80  $\Omega \cdot \mu$ m from 25 nm InAs channel resistance. Fig. [4.18\(](#page-118-0)e) compares the  $I_{\text{on}}$  at fixed  $I_{\text{off}}=100 \text{ nA}/\mu\text{m}$  with the recently published III-V FETs. The devices show the highest  $I_{on}$  among all the III-V MOSFETs and have sim-ilar performance to the state of art 22 nm Si FinFET [\[22\]](#page-122-5). Fig.  $4.18(f)$  $4.18(f)$  shows subthreshold characteristic of a 1  $\mu$ m- $L_g$  FET. Nearly ideal subthreshold swing SS∼61 mV/dec. and negligible hysteresis when alternating bias directions were observed, indicating that the superior oxide/smiconductor interface and very low interface trap density. More details regarding to this device and the high-k gate dielectric can be found in [\[4\]](#page-120-0) and [\[23\]](#page-122-6).

### 4.5 Summary

InGaAs and InAs channels in quantum well 2DEGs show different transport properties from surface channel MOSFETs. Low field mobility of InGaAs and InAs quantum well 2DEGSs converge at 2 nm well thickness, while thin InAs channels show significant higher on-state current than InGaAs channels. We attribute the performance improvement of InAs channels to less channel electron interaction with the interface traps, having energy levels above conduction band edge. Because of non-parabolic conduction band and strong quantum confine-



<span id="page-117-0"></span>Figure 4.17: The cross-sectional STEM images of 25 nm- $L_g$  InAs MOSFETs, showing ∼2.7 nm InAs channel, ∼1 nm AlO<sub>x</sub>N<sub>1−x</sub> interfacial layer and ∼2.5 nm  $ZrO<sub>2</sub>$  gate dielectric. The source/drain has  $\sim$ 12 nm un-doped InGaAs vertical spacer and the N+InGaAs contact layers.(Courtesy of Sanghoon Lee)

ment effects, InGaAs and InAs might have similar effective mass (same curvature of E-k diagram) at channel thickness about 2∼3 nm. However, the conduction band minimum is lower for InAs than InGaAs, thus reducing the electron interactions with the oxide traps; the traps believed from the As-As anti-bonding. With respect to off-state leakage, InGaAs channels have lower band-to-band tunneling leakage because of larger band-gap, making InGaAs channels more suitable for low standby power logic applications.

Using a 2.7 nm InAs channel with a highly scaled  $ZrO<sub>2</sub>$  gate dielectric, the 25 nm- $L_g$  FET shows transconductance 2.4 mS/ $\mu$ m, SS∼77 mV/dec., minimum



<span id="page-118-0"></span>Figure 4.18: (a) Device schematics, (b) the transfer characteristic, (c) the subthreshold characteristic, and (d) the output characteristic of a  $25 \text{ nm}$ - $L_{\text{g}}$  InAs MOSFET. (e) Benchmark of  $I_{on}$  at fixed  $I_{off}=100$  nA/ $\mu$ m to recent published III-V MOSFETs. (f) The subthreshold characteristics of  $L_g$ -1  $\mu$ m device, showing SS=61 mV/dec.(Courtesy of Sanghoon Lee)

 $I_{\text{off}} \sim 10$  nA/μm, and  $I_{\text{on}}$ =500 μA/μm at  $I_{\text{off}}$ =100 nA/μm and  $V_{\text{DS}}$ =0.5 V. This InAs FET shows the highest on-state performance among all the III-V MOSFETs, and has comparable performance to advanced 22 nm Si FinFETs.

#### References

- [1] C. Hu, "Thin-Body FinFET as Scalable Low Voltage Transistor," in VLSI Technology, 2012 Symposium on, pp. 1–4, 2012.
- [2] Q. Liu, B. Desalvo, P. Morin, N. Loubet, S. Pilorget, F. Chafik, S. Maitrejean, E. Augendre, and D. Chanemougame, "FDSOI CMOS Devices Featuring Dual Strained Channel and Thin BOX Extendable to the 10nm Node," in Electron Devices Meeting (IEDM), 2014 IEEE International, pp. 219–222, 2014.
- [3] S. Natarajan, M. Agostinelli, S. Akbar, M. Bost, A. Bowonder, V. Chikarmane, S. Chouksey, A. Dasgupta, K. Fischer, Q. Fu, T. Ghani, M. Giles, S. Govindaraju, R. Grover, W. Han, D. Hanken, E. Haralson, M. Haran, M. Heckscher, R. Heussner, P. Jain, R. James, R. Jhaveri, I. Jin, H. Kam, E. Karl, C. Kenyon, M. Liu, Y. Luo, R. Mehandru, S. Morarka, L. Neiberg, P. Packan, A. Paliwal, C. Parker, P. Patel, R. Patel, C. Pelto, L. Pipes, P. Plekhanov, M. Prince, S. Rajamani, J. Sandford, B. Sell, S. Sivakumar, P. Smith, B. Song, K. Tone, T. Troeger, J. Wiedemer, M. Yang, and K. Zhang, "A 14nm logic technology featuring  $2^{nd}$ -generation FinFET, airgapped interconnects, self-aligned double patterning and a  $0.0588 \ \mu m^2$  SRAM cell size," in Electron Devices Meeting (IEDM), 2014 IEEE International, pp. 71–73, 2014.
- <span id="page-120-0"></span>[4] S. Lee, V. Chobpattana, C.-Y. Huang, B. Thibeault, W. Mitchell, S. Stemmer, A. Gossard, and M. Rodwell, "Record  $I_{on}$  0.50 mA/ $\mu$ m at  $V_{DD} = 0.5$  V and  $I_{off} = 100 \text{ nA}/\mu\text{m}$  25 nm-gate-length  $ZrO_2/\text{InAs}/\text{InAlAs}$  MOSFETs," in VLSI Technology, 2014 Symposium on, pp. 1–2, June 2014.
- [5] S. Lee, J. J. M. Law, A. D. Carter, B. J. Thibeault, W. Mitchell, V. Chobpattana, S. Krämer, S. Stemmer, A. C. Gossard, and M. J. W. Rodwell, "Substitutional-Gate MOSFETs With Composite Self-Aligned MBE Source Drain Regrowth," *Electron Device Letters, IEEE*, vol. 33, no. 11, pp. 1553– 1555, 2012.
- [6] H. M. T. Nakayama, "Dependence of Critical Thickness of Strained InAs Layer on Growth Rate," Indium Phosphide and Related Materials, pp. 614– 617, 1996.
- [7] E. Caruso, G. Zerveas, G. Baccarani, L. Czornomaz, N. Daix, D. Esseni, E. Gnani, A. Gnudi, R. Grassi, M. Luisier, T. Markussen, P. Palestri, A. Schenk, L. Selmi, M. Sousa, K. Stokbro, and M. Visciarelli, "Modeling

approaches for band-structure calculation in III-V FET quantum wells," Ultimate Integration on Silicon (EUROSOI-ULIS), 2015 Joint International EUROSOI Workshop and International Conference on, pp. 101–104, Jan 2015.

- [8] G. Mugny, F. Triozon, J. Li, Y.-M. Niquet, G. Hiblot, D. Rideau, and C. Delerue, "Band structure of III-V thin films: An atomistic study of nonparabolic effects in confinement direction," Ultimate Integration on Silicon (EUROSOI-ULIS), 2015 Joint International EUROSOI Workshop and International Conference on, pp. 301–304, Jan 2015.
- [9] D. Schneider, L. Elbrecht, J. Creutzburg, A. Schlachetzki, and G. Zwinge, "In-plane effective mass of electrons in InGaAs/InP quantum wells," Journal of Applied Physics, vol. 77, no. 6, pp. 2828–2830, 1995.
- [10] U. Wiesner, J. Pillath, W. Bauhofer, A. Kohl, A. M. K¨usters, S. Brittner, K. Heime, U. Wiesner, J. Pillath, and W. Bauhofer, "In-plane effective masses and quantum scattering times of electrons in narrow modulation-doped In-GaAs/InP quantum wells," Appl. Phys. Lett., vol. 64, p. 2520, 1994.
- [11] R. Nag and S. Mukhopadhyay, "In-plane effective semiconductors mass in narrow quantum wells of nonparabolic semiconductors," Appl. Phys. Lett., vol. 62, no. 10, pp. 2416–2418, 1993.
- [12] F. Wetzel, C and Winkler, R and Drechsler, M. and Meyer, B. K. and Rossler, U. and Scriba, J. and Kotthaus, J. P. and Harle, V. and Scholz, "Electron effective mass and nonparabolicity in  $Ga_{0.47}In_{0.53}As/InP$  quantum wells," *Phys.* Rev. B, vol. 53, no. 3, pp. 1038–1041, 1996.
- [13] M. Poljak, V. Jovanovic, D. Grgec, and T. Suligoj, "Assessment of Electron Mobility in Ultrathin-Body InGaAs-on-Insulator MOSFETs Using Physics-Based Modeling," Electron Devices, IEEE Transactions on, vol. 59, pp. 1636– 1643, June 2012.
- [14] Y. Liu, N. Neophytou, G. Klimeck, and M. Lundstrom, "Band-Structure Effects on the Performance of III-V Ultrathin-Body SOI MOSFETs," Electron Devices, IEEE Transactions on, vol. 55, pp. 1116–1122, May 2008.
- [15] S. Mehrotra, M. Povolotskyi, D. Elias, T. Kubis, J. Law, M. Rodwell, and G. Klimeck, "Simulation Study of Thin-Body Ballistic n-MOSFETs Involving Transport in Mixed Γ-L Valleys," Electron Device Letters, IEEE, vol. 34, pp. 1196–1198, Sept 2013.
- [16] A. Pethe, T. Krishnamohan, D. Kim, S. Oh, H.-S. Wong, Y. Nishi, and K. Saraswat, "Investigation of the performance limits of III-V double-gate n-MOSFETs," in Electron Devices Meeting (IEDM), 2005 IEEE International, pp. 605–608, Dec 2005.
- <span id="page-122-2"></span>[17] N. Taoka, M. Yokoyama, S. Hyeon Kim, R. Suzuki, S. Lee, R. Iida, T. Hoshii, W. Jevasuwan, T. Maeda, T. Yasuda, O. Ichikawa, N. Fukuhara, M. Hata, M. Takenaka, and S. Takagi, "Impact of Fermi level pinning inside conduction band on electron mobility in InGaAs metal-oxide-semiconductor field-effect transistors," in Electron Devices Meeting (IEDM), 2011 IEEE International, pp. 610–613, 2011.
- <span id="page-122-0"></span>[18] J. Robertson, Y. Guo, and L. Lin, "Defect state passivation at III-V oxide interfaces for complementary metal-oxide-semiconductor devices," Journal of Applied Physics, vol. 117, no. 11, p. 112806, 2015.
- <span id="page-122-1"></span>[19] J. Robertson, "Model of interface states at III-V oxide interfaces," Appl. Phys. Lett., vol. 94, pp. 23–25, 2009.
- <span id="page-122-3"></span>[20] N. Taoka, M. Yokoyama, S. H. Kim, S. Member, R. Suzuki, S. Lee, R. Iida, T. Hoshii, W. Jevasuwan, T. Maeda, T. Yasuda, O. Ichikawa, N. Fukuhara, and M. Hata, "Impact of Fermi Level Pinning Due to Interface Traps Inside the Conduction Band on the Inversion-Layer Mobility in  $\text{In}_x\text{Ga}_{1-x}\text{As}$ Metal-Oxide-Semiconductor Field Effect Transistors," IEEE Trans. Electron Devices, vol. 13, no. 4, pp. 456–462, 2013.
- <span id="page-122-4"></span>[21] W. Zhu, J.-P. Han, and T. Ma, "Mobility measurement and degradation mechanisms of MOSFETs made with ultrathin high-k dielectrics," *Electron* Devices, IEEE Transactions on, vol. 51, pp. 98–105, Jan 2004.
- <span id="page-122-5"></span>[22] C. Jan, U. Bhattacharya, R. Brain, S. J. Choi, G. Curello, G. Gupta, W. Hafez, M. Jang, M. Kang, K. Komeyli, T. Leo, N. Nidhi, L. Pan, J. Park, K. Phoa, A. Rahman, C. Staus, H. Tashiro, C. Tsai, P. Vandervoorn, L. Yang, J. Yeh, and P. Bai, "A 22nm SoC platform technology featuring 3-D tri-gate and high-k/metal gate, optimized for ultra low power, high performance and high density SoC applications," in *Electron Devices Meeting (IEDM)*, 2012 IEEE International, pp. 44–47, 2012.
- <span id="page-122-6"></span>[23] V. Chobpattana, T. E. Mates, J. Y. Zhang, and S. Stemmer, "Scaled  $ZrO<sub>2</sub>$ dielectrics for  $In<sub>0.53</sub>Ga<sub>0.47</sub>As$  gate stacks with low interface trap densities," Applied Physics Letters, vol. 104, no. 18, p. 182912, 2014.

Chapter 5

# Source-Drain Engineering: InGaAs and InP Source/Drain Spacers

III-V InGaAs/InAs MOSFETs, despite showing high on-state current, suffer from high off-state leakage and cannot be properly turned off. Off-state leakage current  $(I_{\text{off}})$  increases as gate lengths decrease and high  $I_{\text{off}}$  might eventually limit the device scalability, rendering III-V MOSFETs unsuitable for VLSI logic applications. Due to small band-gap energy of III-V materials, III-V channels are vulnerable to high band-to-band tunneling (BTBT) and impact ionization at the high field regions near the drain end of the channel. On the other hand, III-V materials have larger permittivity, resulting in deteriorated MOSFET electrostatics due to stronger drain-to-channel capacitance coupling (i.e. drain-induced barrier lowering). High off-state leakage currents also degrade subthreshold swing and reduce the on-state current at fixed  $I_{\text{off}}$  and  $V_{\text{DD}}$ . In chapter 4.4, we have demonstrated a 2.7 nm InAs channel MOSFET, showing minimum  $I_{\text{off}} \sim 10 \text{ nA}/\mu\text{m}$  and simultaneously achieving record on-state current  $(I_{\text{on}}=500 \ \mu\text{A}/\mu\text{m}$  at 100 nA $/\mu\text{m}$  $I_{\text{off}}$  and  $V_{\text{DS}}=0.5$  V). However, 10 nA/ $\mu$ m  $I_{\text{off}}$  is still too large to utilize III-V MOSFETs for standard performance (SP,  $I_{\text{off}} = 1 \text{ nA}/\mu\text{m}$ ) and low power (LP,  $I_{\text{off}} = 30 \text{ pA}/\mu\text{m}$ ) logic applications. Therefore, off-state leakage current must be further reduced if III-V MOSFETs are targeted at low standby power mobile computing. New leakage reduction techniques other than channel thickness scaling are highly desirable because continuous thinning the channel causes severe performance degradation.

In the past two decades, source-drain stress engineering has become the powerful engine to drive higher on-state current in Si MOSFETs. For example, SiGe as a source-drain stressor for p-channel MOSFETs (PMOS) was implemented since 90 nm logic node [\[1\]](#page-154-0). SiGe source/drain stressor induces the uniaxial compressive strain in Si channels, increasing hole mobility and PMOS on-state current. On the counterpart, carbon and phosphorous doped Si (Si:CP) source/drain [\[2\]](#page-154-1) and stress memorization technology (SMT) [\[3\]](#page-154-2) were recently introduced in Si nchannel MOSFETs (NMOS) to induce tensile strain in Si channels, enhancing electron mobility and NMOS on-state current. In addition to stress engineering, the doping profile of source/drain junctions have significant impacts on the leakage current of Si MOSFETs [\[4–](#page-154-3)[6\]](#page-154-4). Lightly-doped drain (LDD) structure was widely used in Si MOSFETs to reduce series resistance beneath the gate sidewall spacers. It was also observed that the doping profile of channel/LDD junction significantly affected the gate-induced drain leakage (GIDL)  $[4,5]$  $[4,5]$ . However, as to III-V MOSFETs, the knowledge of source-drain engineering is still very limited, and is waiting for extensive explorations.

In this chapter, we start to engineer the source/drain regrowth in the ultrathin-body III-V MOSFETs. It was found that the source-drain design has profound impact on the off-state leakage and the subthreshold characteristics of ultrathin-body III-V MOSFETs. We begin with a review on molecular beam epitaxy (MBE) and metal-organic chemical vapor deposition (MOCVD) source/drain regrowth in UC Santa Barbara. Subsequently, we investigate the raised source/drain spacers (InGaAs or InP) [\[7,](#page-154-6) [8\]](#page-155-0) and recessed InP source/drain spacers on III-V MOSFETs [\[9\]](#page-155-1). Moreover, we optimize the doping profile at the source/drian vertical spacer to improve the on-state performance and off-state leakage currents. Finally, we conclude this chapter by demonstrating a record low leakage III-V MOSFET with minimum  $I_{\text{off}} \sim 60 \text{ pA}/\mu\text{m}$  at 30 nm  $L_{\text{g}}$  [\[10\]](#page-155-2). With the invention of recessed doping graded InP source/drain spacers, III-V MOSFETs, for the first time, are eligible for low standby power logic applications.

### 5.1 MBE and MOCVD source/drain regrowth

In this section, we briefly review MBE and MOCVD source-drain regrowth. Table [5.1](#page-128-0) summarizes the doping concentration of InGaAs and InAs grown by MBE and MOCVD in UC Santa Barbara. Although MBE regrowth can achieve higher doping concentration, MBE regrowth is difficult to achieve high selectivity, leaving unwanted polycrystalline materials grown on the oxide mask. The non-selective regrowth causes large process variations and more complicate planarization process is required to remove the unwanted materials. To achieve higher selectivity of MBE growth, metal-enhanced epitaxy (MME), with As shutter al-ways open but group-III shutter open intermittently, is implemented [\[11,](#page-155-3)[12\]](#page-155-4). The MME InGaAs achieves  $4\times10^{19}$  cm<sup>-3</sup> and MME InAs achieves  $7\times10^{19}$  cm<sup>-3</sup> doping concentrations at 450 ◦C growth temperature. Higher growth temperature improves selectivity, but reduces the doping concentration. The detailed growth behavior can be found in [\[11,](#page-155-3) [12\]](#page-155-4).

In contrast, MOCVD regrowth has higher selectivity and higher throughput as compared to MBE regrowth. The selectivity of MOCVD growth depends on several growth parameters, including growth temperature, reactor pressure, carrier gas, precursor species and precursor partial pressure. Because MOCVD regrowth temperature is usually much higher than MBE regrowth, higher selectivity of MOCVD regrowth can be obtained. The MOCVD regrowth also has the advan-

tage of growth uniformity because the laminar carrier flow (hydrogen) distributes the precursor uniformly across the wafers, and the growth rate is typically limited by the precursor diffusion through the boundary layer (mass transfer limited) under current growth conditions. For the mass transfer limited growth, the growth rate is insensitive to the growth temperature, and well-controlled by the precursor concentration. In UCSB III-V MOCVD system, a high concentration disilane  $(Si<sub>2</sub>H<sub>6</sub>, 400 pm)$  bottle was installed as a n-type dopant source, enabling higher doping concentration of InGaAs than that using silane  $(SiH<sub>4</sub>)$  source. MOCVD grown Si-doped InGaAs can reach  $4\times10^{19}$  cm<sup>-3</sup> active carrier concentration obtained from Hall measurement. In addition to InGaAs source/drain layers, InP and InAs source/drain regrowth have been developed, allowing us to do the bandgap engineering in the source/drain regions. We found that heavily doped InP layers grown at 600 ◦C gave rise to rough and hazy surface because the Si precipitate could disrupt the epitaxial layer growth [\[13\]](#page-155-5). By lowering the growth temperature of N-doped InP from 600  $\degree$ C to 550  $\degree$ C, the surface of heavily doped InP layers is greatly improved. Since an active Si dopant must occupy the group III sites of the lattice, the group III precursors (TMI) are competing with Si dopant during the growth. By lowering TMI flow and the growth rate from 3.9  $A/s$  to 1.95  $A/s$ , more Si dopant can be incorporated into group III sites, providing a higher doping concentration in InP layers. The highest doping concentration of Si-doped InP is about  $5.5 \times 10^{19}$  cm<sup>-3</sup>, obtained from Hall measurements.

Heavily doped InAs growth, unfortunately, is relatively difficult in UCSB MOCVD as compared to MBE growth. The large lattice mismatch between InAs and InP causes a high density of defects in the epitaxial layer. Lowering the growth

Source-Drain Engineering: InGaAs and InP Source/Drain Spacers Chapter 5

| Technique    | Materials     | Growth           | Growth       | <b>Sheet</b><br>re- | Active             | Hall<br>mo-             |
|--------------|---------------|------------------|--------------|---------------------|--------------------|-------------------------|
|              |               | temper-          | rate         | sistance            | carrier den-       | bility                  |
|              |               | ature            | $\rm \AA/s)$ | $(\Omega/\Box)$     | $(10^{19}$<br>sity | $\rm (cm^2/V\text{-}s)$ |
|              |               | $\rm ^{\circ}C)$ |              |                     | $\rm cm^{-3}$ )    |                         |
| MBE-MME      | InAs          | 450              | 0.7          | 18.1                | 7.05               | 980                     |
| MBE-MME      | InAs          | 500              | 0.7          | 19.4                | 5.98               | 1070                    |
| MBE-MME      | <b>InGaAs</b> | 450              | 1.33         | 31.5                | 4.01               | 990                     |
| <b>MOCVD</b> | InGaAs        | 600              | 1.75         | 22.9                | 4.00               | 1360                    |
| <b>MOCVD</b> | InP           | 550              | 3.9          | 95.5                | 1.98               | 660                     |
| <b>MOCVD</b> | InP           | 550              | 1.95         | 56.1                | 5.50               | 400                     |
| <b>MOCVD</b> | InAs          | 520              | 4.2          | 213.1               | 1.05               | 380                     |

<span id="page-128-0"></span>Table 5.1: The doping concentration of source/drain layers grown by MBE and MOCVD. In MBE system, MME represents metal-modulation epitaxy [\[11,](#page-155-3) [12\]](#page-155-4). Si and Te co-doping were used with Si cell at 1395 ◦C and Te cell at 635 °C. In MOCVD, 400 ppm disilane was used with disilane flow  $40/45/10$ (out/in/dilution).

temperature can improve the crystalline quality and reduce sheet resistance, but the decomposition efficiency of disilane might decrease quickly at lower growth temperature [\[14\]](#page-155-6). Therefore, to simultaneously achieve high crystalline quality as well as high doping concentration might be challenging for InAs because of very narrow growth windows. Further study on MOCVD InAs growth is highly desirable because InAs material has electron Fermi level naturally pinned above the conduction band edge, thereby being the best candidate for n-type contact layers among all the III-As/P materials [\[15\]](#page-155-7).

## 5.2 Raised InGaAs and InP source/drain spacers

Fig. [5.1](#page-130-0) shows device structures of InAs/InGaAs channel MOSFETs with N+InGaAs source/drain (sample 5.2A), N+InP source/drain (sample 5.2B), and unintentionally-doped InP source/drain spacers (sample 5.2C). The epitaxial structures consist of a semi-insulating InP substrate, a 50 nm unintentionally-doped (U.I.D.) InAlAs layer, a 250 nm  $1\times10^{17}$  cm<sup>-3</sup> Be-doped InAlAs layer, a 100 nm U.I.D. InAlAs layer, a 2 nm 1×10<sup>19</sup> cm<sup>−</sup><sup>3</sup> Si-doped InAlAs modulation-doped layer, a 5 nm U.I.D. InAlAs setback layer, a 3 nm InGaAs sub-channel, a 6 nm InAs channel, and a 4 nm InGaAs cap. HSQ dummy gates were patterned by e-beam lithography. Before source/drain (S/D) regrowth, ∼2 nm of the InGaAs cap at the S/D region was digitally etched using UV ozone and dilute HCl. The samples were then transferred to an MOCVD reactor for S/D regrowth. Sample 5.2A has a 50 nm N+InGaAs regrowth. Sample 5.2B and sample 5.2C incorporate a 10 nm N+InP  $(2\times10^{19} \text{ cm}^{-3})$  S/D and a 10 nm U.I.D. InP spacer between the channel and the N+InGaAs S/D, respectively. The devices were then isolated and three cycles of digital etch removed the 4 nm InGaAs cap in the channel region. After transferring to atomic layer deposition (ALD) reactor, the surface was prepared by TMA/nitrogen plasma cycles, and  $2.9 \text{ nm HfO}_2$  was deposited. Ni gates and Ti/Pd/Au S/D contacts were defined using liftoff.

Fig. [5.2](#page-131-0) shows the transfer characteristics and output characteristics of  $L_g$ -65 nm devices for sample 5.2A, 5.2B and 5.2C. Sample 5.2A shows very high transconductance about 3.0 mS/ $\mu$ m at  $V_{DS}=0.5$  V. Sample 5.2B with a N+InP source



<span id="page-130-0"></span>Figure 5.1: Device structures of sample 5.2A with N+InGaAs source/drain, sample 5.2B with N+InP source/drain, and sample 5.2C with 10 nm undoped InP source/drain spacers.

shows comparable on-state and off-state performance to Sample 5.2A, showing a transconductance of 2.95 mS/ $\mu$ m at  $V_{DS}=0.5$  V. The subthreshold swing (SS) of  $L_{\rm g}=65$  nm devices for both sample 5.2A and 5.2B is  $\sim150$  mV/dec at  $V_{\rm DS}=0.5$ V. It is noted that Yonai et al. report that the N+InP source can mitigate the source starvation and increase on-state current because the InP/InGaAs heterojunction has 0.2 eV conduction band offset and improves the charge supply from InP source to InGaAs channel [\[16\]](#page-156-0). Our result, in contrast to [\[16\]](#page-156-0), shows no significant improvement on on-state current and transconductance after incorporating the N+InP source. However, note that even sample 5.2A has a conduction-band offset between the N+InGaAs source and the InAs channel. Moreover, the different source/drain parasitic resistance from N+InGaAs  $(4\times10^{19} \text{ cm}^{-3})$  and N+InP  $(2\times10^{19} \text{ cm}^{-3})$  might make it difficult to differentiate the impacts of parasitic source/drain resistance and the source-to-channel heterojunctions.

Adding a 10 nm U.I.D. InP spacer (sample 5.2C), significantly improves the subthreshold swing  $(SS=114 \text{ mV}/\text{dec. at } V_{DS}=0.5 \text{ V})$  and reduces  $I_{\text{off}}$  of a  $L_{\text{g}}=65$ nm device, as shown Fig. [5.2\(](#page-131-0)c). Transconductance remains high  $(g_m \sim 2.6 \text{ mS}/\mu\text{m})$ 



<span id="page-131-0"></span>Figure 5.2: Transfer and output characteristics of  $L_g=65$  nm devices for (a) sample 5.2A, (b) sample 5.2B, and (c) sample 5.2C.

at  $V_{\text{DS}}=0.5$  V). The minimum off-state leakage of sample 5.2C (10 nm U.I.D. In P spacer) is 250 nA/ $\mu$ m, one order smaller than that of sample 5.2A and 5.2B. High off-state leakage with resultant high subthreshold swing in samples 5.2A and 5.2B is caused by band-to-band tunneling leakage. Fig. [5.3](#page-133-0) compares sample 5.2C to the FETs with similar channel design but InGaAs raised source/drain spacers [\[7\]](#page-154-6). The leakage current of sample 5.2C is similar to FETs with an 8 nm InGaAs spacer. It is evident that increasing spacer thickness reduces SS and minimum  $I_{\text{off}}$ , but the raised InP spacers show minimum off state leakage no lower than InGaAs spacers. Therefore, we conclude that it is the spacer thickness, and not its band-gap, which determines the minimum  $I_{\text{off}}$ . This implied that the raised source/drain spacers reduce  $I_{\text{off}}$  mainly through decreased electric field at the drain end of the channel, and most band-to-band tunneling leakage currents occur at or closer to the channel, not in the raised source/drain region. Since reducing the offstate leakage current is not a credit to the spacer band-gap, InGaAs source/drain spacers is more preferred than InP spacers because N+InGaAs source to InGaAs spacers and channels has less junction resistance. Examining the output charac-teristics of sample 5.2C (Fig. [5.2\(](#page-131-0)c)), under large positive gate bias ( $V_{\text{GS}} > 0.5$ V)  $I_{\text{on}}$  is reduced; the energy barrier at the interface of the N+InGaAs and the U.I.D. InP spacer limits the source electron supply to the InAs/InGaAs channel, thereby reducing the maximum  $I_{\text{on}}$ .

Fig. [5.4\(](#page-134-0)a) shows transconductance  $g<sub>m</sub>$  versus  $L<sub>g</sub>$  for samples 5.2A, 5.2B, and 5.2C. All the samples show high  $g<sub>m</sub>$ , with a slight degradation ( $\sim$ 10%) for sub-100 nm- $L_g$  devices on Sample 5.2C. Fig. [5.4\(](#page-134-0)b) shows SS versus  $L_g$ . The insertion of the U.I.D. In P spacer significantly improves  $SS$  at short gate lengths. Fig.



<span id="page-133-0"></span>Figure 5.3: Comparison of raised InGaAs spacers and raised InP spacers for FETs with the similar channel design. The result of raised InGaAs spacers were reported by Sanghoon Lee [\[7\]](#page-154-6).

[5.5](#page-134-1) compares the  $g<sub>m</sub>$  and SS of this work to recently reported III-V MOSFETs. The U.I.D. InP vertical spacer shows performance similar to the U.I.D. InGaAs vertical spacer [\[7\]](#page-154-6). In contrast to FETs using lateral gate-drain spacing to control SS and  $I_{\text{off}}$  [\[17,](#page-156-1) [18\]](#page-156-2), the source/drain vertical spacer allows continuous scaling of the S/D contact pitch, as is necessary in VLSI.

In summary, the un-doped raised source/drain spacers, either InGaAs or InP, slightly increase the effective gate length (i.e. electron transport length), smooth the electric field near the drain side, improve devices electrostatics (lower DIBL and SS), and reduce band-to-band tunneling current. The source/drain spacers thickness must be optimized separately with respective channel designs and gate lengths. With the optimized InGaAs spacer thickness, the subthreshold characteristic can be greatly improved while FETs still maintaining high on-state performance. Most importantly, note that in this section the InP wide band-gap



<span id="page-134-0"></span>Figure 5.4: (a) Comparison of  $g_m$  versus  $L_g$  for samples 5.2A, 5.2B, and 5.2C. (b) Comparison of  $SS$  versus  $L<sub>g</sub>$  for samples 5.2A, 5.2B, and 5.2C.



<span id="page-134-1"></span>Figure 5.5: Benchmark of  $g_m$  and SS for the three samples in this section to recently reported III-V MOSFETs.

spacers are placed in the raised source/drain region. In the next section, we will regrow InP spacers in the recessed source/drian regions. Afterward, this recessed InP source/drain spacer becomes a disruptive innovation that, for the first time, enables III-V MOSFETs viable for low power logic applications.

## 5.3 Recessed InP source/drain spacer and InP channel cap

As gate lengths decrease, the electric field becomes extremely strong near the drain region. The concentrated electric field near the drain side results in nonlocal band-to-band-tunneling (BTBT) leakage in the devices. This BTBT leakage can be further amplified by lateral bipolar effects, in which the holes generated by BTBT accumulate at the source side of the channel, forward-biasing the source-tochannel junction and leading to excess off-state leakage (see section 2.2.3 and [\[19\]](#page-156-3)). In section 5-2, replacing a raised InGaAs source/drain spacer with a raised InP spacer does not further reduce the minimum off-state leakage. Strong electric field at the drain side of the channel still results in large BTBT leakage. Chu et al. simulated the electric field distribution for the V-gate GaN high electron mobility transistor (HEMT), indicating that the electric field is crowed at the gate edge near the drain-side [\[20\]](#page-156-4). Recently, Lin et al. simulated the BTBT contour in the quantum well III-V MOSFETs, also showing large BTBT generation at the gate edge near the drain-side [\[19\]](#page-156-3). These simulation results indicate that the band-to-band tunneling is likely to occur around the gate edge at the drain side



<span id="page-136-0"></span>Figure 5.6: Devices structures of sample 5.3A (raised InGaAs spacer), 5.3B (recessed InP spacer), and 5.3C (InP cap layer). The devices have symmetric source/drain and only the drain side of the devices is shown here.

of the channel, not at the raised source/drain region. Therefore, we suspect that replacing the narrow band-gap InGaAs with wide band-gap InP at the gate edge where the electric field is crowded should help reduce band-to-band tunneling [\[9\]](#page-155-1).

To examine this idea, three samples were fabricated with the detailed structures shown in Fig. [5.6.](#page-136-0) All samples have the same back barrier design, and a 6 nm thick  $In<sub>0.53</sub>Ga<sub>0.47</sub>As channel grown by MBE. The final channel thickness$ is controlled by digital etch before oxide deposition. Sample 5.3A has a 4.5 nm InGaAs channel and a InGaAs source/drain spacer. Sample 5.3B has a 4.5 nm InGaAs channel and a partially recessed InP spacer. Sample 5.3C has a MOCVD grown InP cap layer atop a 3 nm InGaAs channel and the subsequent MOCVD grown an 8 nm InP spacer above the InP cap layer. Note that in sample 5.3C, the high field region at the corner of the gate edge is completely surrounded by wide band-gap InP spacers. To control the similar electrostatics, three samples have similar spacer thickness to ensure fair comparisons.

Fig. [5.7](#page-138-0) shows the transfer and output characteristics of  $L_g \sim 22$  nm devices

for samples 5.3A, 5.3B and 5.3C. Sample 5.3A shows large off-state leakage current and large subthreshold swing. The  $SS$  of sample 5.3A increases as  $V_{GS}$  is made more negative. The off-state leakage decreases only slowly as the gate bias is decreased, especially at higher drain bias (ca,  $V_{DS}=0.7$  V). This saturated leakage floor, dominated by band-to-band tunneling, limits the device scalability and makes III-V MOSFETs unsuitable for low power logic ( $I_{\text{off}}$ ~1 nA/ $\mu$ m for SP and  $I_{\text{off}}\sim30 \text{ pA}/\mu\text{m}$  for LP). In contrast, with replacement of InGaAs by wide bandgap InP at high field region, samples 5.3B and 5.3C show significantly improved sub-threshold swing  $(SS)$  and much lower minimum off-state leakage, with  $I_D$ reduced dramatically, 1-2 orders of magnitude as compared to sample 5.3A.

Fig. [5.7](#page-138-0) also shows the gate leakage current. For sample 5.3A, drain leakage exceeds gate leakage by 1 to 2 orders of magnitude, being dominated by BTBT. For samples 5.3B and 5.3C, at large negative  $V_{\text{GS}}$ , gate and drain leakage are equal, indicating that gate-drain leakage dominates the observed off-state drain current, with negligible BTBT. For samples 5.3B and 5.3C, the off-state leakage at large negative  $V_{\text{GS}}$  is smaller than 1 nA/ $\mu$ m, which meets the specification of standard performance logic applications. Note that, for the devices reported here, the gate electrode overlaps both the N+source and the N+drain by more than 500 nm. This results, at 25 nm gate length, in gate-source and gate-drain overlap areas both approximately 20:1 larger than the overlap area between the gate and the channel. Eliminating these large excess areas would reduce the gate leakage current by at least 20:1.

Figs. [5.8\(](#page-139-0)a) and [5.8\(](#page-139-0)b) show the transconductance and on-resistance as a function of gate lengths. At gate lengths smaller than 100 nm, the transconduc-



<span id="page-138-0"></span>Figure 5.7: Transfer and output characteristics for (a) sample 5.3A, (b) sample 5.3B, and (c) sample 5.3C.



<span id="page-139-0"></span>Figure 5.8: Comparison of (a)  $g_m$  versus  $L_g$  and (b)  $R_{on}$  versus  $L_g$  for sample 5.3A, 5.3B, and 5.3C.

tance of samples 5.3B and 5.3C is far below that of sample 5.3A, showing  $40~50\%$ smaller transconductance than sample 5.3A at  $L_g \sim 22$  nm. In Fig. [5.8\(](#page-139-0)b), at gate lengths below 100 nm, the drain-source on-resistance  $R_{\rm on}$  of samples 5.3B and 5.3C is substantially larger than that of sample 5.3A, with  $R_{\rm on}$  extrapolated to zero gate length of 207, 364, and 363  $\Omega \cdot \mu$ m for samples 5.3A, 5.3B, and 5.3C, respectively. It is evident that the InP spacer greatly increases the parasitic source/drain resistance in the devices. As a result, the on-state performance deteriorates significantly at shorter gate lengths.

In the present designs, the InP S/D spacers (samples 5.3B and 5.3C) suppress BTBT leakage but increase parasitic source/drain resistance. To aid in understanding this trade-off, Fig. [5.9](#page-140-0) shows the energy band diagram drawn on a path passing through the N+source and into the channel and the back barrier. Although the reduced current, and increased resistance, might be attributed to conduction-band barriers at InP-InGaAs heterointerfaces, heavy doping at inter-



<span id="page-140-0"></span>Figure 5.9: Energy band diagrams of the three samples, drawn on a path passing through the N+source and into the channel and the barrier.

faces between the N+InGaAs S/D  $(4\times10^{19} \text{ cm}^{-3})$  and the N+InP  $(5\times10^{19} \text{ cm}^{-3})$ regrowth ensures that conduction-band energy spikes at these interfaces remain well below the Fermi energy, while, because of quantization in the thin channel, the channel bound state is only ∼0.1 eV below the InP S/D conduction band edge in sample 5.3B, and only ∼0.07 eV below the S/D conduction band edge in sample 5.3C. Instead, we suspect that the reduce  $I_{\text{on}}$  results from increased access resistance from the thick InP spacer layers.

Electron transport through the source spacer is aided by conduction through a surface electron accumulation layer induced by the gate. Given that the electron affinity in the InP spacer is smaller than that of InGaAs, there is a smaller accumulation electron density at surfaces of the InP spacers than with InGaAs spacers. This increases the on-resistance contribution of InP spacers. By using a

composite graded InP/InGaAs spacer or a doping-graded InP spacer, access resistance may be reduced and on-state current improved, while FETs still maintain low off-state leakage.

### 5.4 Optimization of InP source/drain spacer

In section 5.3, we have reported two techniques—a recessed InP spacer and an InP cap layer—both reduce the off-state leakage to below 1 nA/ $\mu$ m for  $L_g \sim 22$  nm devices. In this section, we will focus on the optimization of recessed InP spacers and the reduction of the parasitic source/drain resistance [\[10\]](#page-155-2).

#### 5.4.1 InP source/drain spacer thickness

The large parasitic resistance caused by InP spacers can be easily reduced by shrinking InP spacer thickness. Here we reduce spacer thickness from 13 nm (sample 5.3B) to 5 nm (sample 5.4A). Fig. [5.10](#page-142-0) compares the transfer characteristics of sample 5.3A (11.5 nm InGaAs spacers) and sample 5.4A (5 nm recessed InP spacers) at  $L_{\rm g}=60$  nm. Clearly, the minimum  $I_{\rm off}$  is limited by BTBT in sample 5.3A, while  $I_{\text{off}}$  is limited by gate leakage  $I_{\text{G}}$  in sample 5.4A. This result indicates that a 5 nm InP recessed spacer is sufficient to reduce the BTBT. As a result of thinner InP spacers, on-state performance is greatly improved, showing similar transconductance and  $I_{\text{on}}$  to InGaAs FETs with 11.5 nm InGaAs spacers (sample 5.3A).

Ti/Pd/Au

50 nm N+InGaA

10 nm U.I.D InGa





<span id="page-142-0"></span>Figure 5.10: Transfer characteristics of FETs with 11.5 nm InGaAs spacers (sample 5.3A) and 5 nm recessed InP spacers (sample 5.4A) at 60 nm  $L_g$ .

Although thinner InP spacers reduce  $R_{on}$  and increase  $I_{on}$ , InGaAs FETs with thinner InP spacers have poorer electrostatics. Fig. [5.11](#page-143-0) shows the transfer characteristics of sample 5.4A at different gate lengths. The subthreshold swing, and drain-induced barrier lowering (DIBL) increase dramatically with a decrease on the gate lengths. Fig. [5.12](#page-144-0) compare the  $g<sub>m</sub>$ ,  $R<sub>on</sub>$ , SS, DIBL as a function of gate lengths for different spacer design, including 5 nm recessed InP spacers, 13 nm recessed InP spacers, and 11.5 nm InGaAs spacers. It is clearly shown that reducing InP spacer thickness improves  $g<sub>m</sub>$  and  $R<sub>on</sub>$  at the cost of worse electrostatics, and increased SS and DIBL. To maintain good electrostatics, hence low SS, the spacer must have some minimum thickness, yet for low BTBT leakage



<span id="page-143-0"></span>Figure 5.11:  $I_D-V_{GS}$  characteristics vs.  $L_g$  for InGaAs FETs with 5 nm recessed InP spacers.

only a fraction of this at the high-field region need be InP.

#### 5.4.2 Doping-graded InP source/drain spacers

Thick, fully-depleted InP spacers reduce the on-state performance while thin InP spacers suffer from the worse electrostatics. For simultaneous high  $I_{\text{on}}$  and low  $I_{\text{off}}$ , this suggests the use of spacers alloy-graded from InP to InGaAs. Alternatively, a doping-graded InP spacer would be lightly depleted in the source, minimizing access resistance, yet heavily depleted in the drain, minimizing BTBT and SS. Fig. [5.13\(](#page-145-0)a) shows the device structure of Sample 5.4B, having a 5 nm undoped, recessed InP spacer, and above it an 8 nm linearly doping-graded InP spacer and 30  $\AA$  ZrO<sub>2</sub> gate dielectric. Fig. [5.13\(](#page-145-0)b) shows the transfer characteristic


<span id="page-144-0"></span>Figure 5.12: Comparisons of (a)  $g_m$  vs.  $L_g$ , (b)  $R_{on}$  vs.  $L_g$ , (c) SS vs.  $L_g$ , (d) DIBL vs.  $L_g$  for 4.5 nm InGaAs channel MOSFETs with a 5 nm recessed InP spacer (sample 5.4A), a 13 nm recessed InP spacer (sample 5.3B), and a 11.5 nm InGaAs spacer (sample 5.3A).

of sample 5.4B at  $L_g$ -30 nm. The  $L_g$ -30 nm device shows ~300 pA/ $\mu$ m minimum off-state leakage at  $V_{DS}=0.5$  V, again being limited by gate leakage. The peak transconductance is 1.6 mS/ $\mu$ m at  $V_{DS}=0.5$  V, greatly improved as compared to thick InP spacers (see Fig.  $5.12(a)$  $5.12(a)$ ).

To evaluate the impacts of different source/drain designs, we extrapolate the  $R_{\rm on}$  to zero gate length to attain parasitic source/drain resistance  $(R_{\rm S/D})$ . Fig. [5.14](#page-146-0) summarizes the parasitic source/drain resistance for different spacer designs



<span id="page-145-0"></span>Figure 5.13: (a) The device schematic diagram of the InGaAs MOSFET with a recessed, doping graded InP spacer. (b) The transfer characteristic of sample 5.4B at  $L_g$ -30 nm, having a 30 Å ZrO<sub>2</sub>.

and the inset in Fig. [5.14](#page-146-0) shows the simple equivalent circuit diagram. The  $R_{S/D}$ consists of four resistances; (1)  $R_{\text{contact}} \sim 25 \Omega \cdot \mu \text{m}$  from the source/drain ohmic contacts on N+InGaAs layers. (2)  $R_{N+ S/D} \sim 60 \Omega \cdot \mu \text{m}$  from the sheet resistance of N+InGaAs source/drain layers. (3)  $R_{\text{ballistic}} \sim 60 \Omega \cdot \mu \text{m}$  from the ballistic resis-tance [\[21,](#page-156-0) [22\]](#page-156-1). (4)  $R_{\text{space}}$  contributes to the rest of  $R_{\text{S/D}}$ .

In Fig. [5.14,](#page-146-0) the doping-graded InP spacers shows parasitic source/drain resistance  $(R_{S/D})$  around ~260  $\Omega \cdot \mu$ m, a significant improvement on  $R_{on}$  as compared to 13 nm un-doped InP spacers, while still slightly inferior to InGaAs spacers. It is noted that  $R_{S/D}$  only increases slowly with InGaAs spacer thickness, but  $R_{S/D}$ increases dramatically as the InP spacer thickness increases. Further optimization of source/drain spacer design is required, especially for the short  $L_{\rm g}$  devices.



<span id="page-146-0"></span>Figure 5.14: Comparison of the parasitic source/drain resistance with respect to different spacer designs.

## 5.5 Record low leakage III-V MOSFETs

# 5.5.1 Minimum  $I_{off}$ ∼60 pA/ $\mu$ m: III-V FETs for low power logic

In section 5.4.2, with a doping-graded InP spacer, band-to-band-tunneling leakage can be diminished in InGaAs MOSFETs to the level below gate leakage  $(\sim 300 \text{ pA}/\mu\text{m})$ , while the FETs still maintain good on-state performance. Given that the minimum off-state leakage is dominated by gate leakage in sample 5.4B, we fabricated a similar device (see Fig. [5.13\)](#page-145-0), but intentionally increased the gate oxide thickness from 30  $\AA$  (sample 5.4B) to 38  $\AA$  (sample 5.5A) to fathom the lowest achievable leakage level. Fig. [5.15](#page-148-0) shows the transfer characteristic of

sample 5.5A. At  $L_{g}$ -30 nm, the minimum  $I_{\text{off}}$  after increasing oxide thickness is further reduced to 60 pA/ $\mu$ m, showing a 100:1 smaller BTBT leakage floor than obtained using InGaAs source/drain spacers (sample 5.3A). To our knowledge, this is the record lowest leakage current observed in an InGaAs MOSFET at a VLSI-relevant gate length. For the first time, III-V MOSFETs show sufficiently low leakage current, being feasible for low standby power logic circuits and mobile computing electronics.

Fig. [5.16\(](#page-148-1)a) and [5.16\(](#page-148-1)b) compare the transconductance and subthreshold swing as a function of  $L<sub>g</sub>$  for different InP spacer designs. Because the dopinggraded InP spacers improve  $R_{S/D}$ , the transconductance is improved, in particular for short  $L<sub>g</sub>$  devices. Moreover, the subthreshold swing for FETs with the doping-graded InP spacers is similar to that with 13 nm thick un-doped InP spacers, indicating that good electrostatics is still maintained. The doping-graded InP spacers exhibit good compromise between on- and off- state performance.

### 5.5.2 Benchmark of  $I_{on}$ - $I_{off}$  for III-V MOSFETs

Fig. [5.17\(](#page-150-0)a) shows  $I_{\text{on}}$  as a function of  $L_{\text{g}}$  at  $I_{\text{off}}=1 \text{ nA}/\mu\text{m}$  and  $V_{\text{DS}}=0.5 \text{ V}$ . The threshold voltage is defined at  $I_{\text{off}}=1 \text{ nA}/\mu \text{m}$  using constant current method, and the  $I_{\text{on}}$  is obtained at  $V_{\text{GS}}-V_{\text{th}}=0.5$  V and  $V_{\text{D}}=0.5$  V. Most reported III-V MOSFETs in the literature have high  $I_{\text{off}}$  (>10 nA/ $\mu$ m) for  $L_{\text{g}}$  smaller than 100 nm, and hence there are no available data for cross comparison if  $I_{\text{off}}$  is set at 1  $nA/\mu m$ . We compare the key MOSFETs fabricated in UC Santa Barbara at  $I_{\text{off}} =$ 1 nA/ $\mu$ m. The FETs with InGaAs spacers show low  $I_{on}$  at smaller  $L_{\rm g}$  because high



<span id="page-148-0"></span>Figure 5.15: The transfer and output characteristics of 4.5 nm InGaAs FETs with a 3.8 nm  $ZrO_2$  and a recessed, doping graded InP spacers at  $L_g$ -30 nm.



<span id="page-148-1"></span>Figure 5.16: Comparisons of (a)  $g_m$  vs.  $L_g$  and (b) SS vs.  $L_g$  for a doping– graded InP spacer, a 5 nm undoped InP spacer, and a 13 nm undoped InP spacer.

BTBT leakage not only degrades the SS, but also increases  $I_{\text{off}}$  above 1 nA/ $\mu$ m at small  $L_{\rm g}$ . Although shrinking the InGaAs channel thickness from 4.5 nm to 3 nm improves device scalability, the peak  $I_{\text{on}}$  is also reduced from 80  $\mu$ A/ $\mu$ m to 50  $\mu$ A/ $\mu$ m. Instead of further thinning the channel, the FETs with recessed InP spacers show significantly improved  $I_{\text{on}}$  at small  $L_{\text{g}}$  due to reduced BTBT leakage. Sample 5.4B shows the maximum peak  $I_{on}=150 \mu A/\mu m$  at  $L_g=45 \text{ nm}$ . Sample 5.5A shows slightly reduced  $I_{on}= 120 \mu A/\mu m$  due to the thicker gate dielectric, which decreases  $g_m$  and increases SS. Last, for samples 5.3B (13 nm un-doped InP spacers), and 5.4B (doping-graded InP spacers) and 5.5A (doping-graded InP spacers),  $I_{\text{on}}$  decreases rapidly as  $L_{\text{g}}$  is reduced below 40 nm. This is a consequence of poor electrostatics, hence large SS, at these gate lengths.

Fig. [5.17\(](#page-150-0)b) shows  $I_{\text{on}}$  vs.  $L_{\text{g}}$  at  $V_{\text{DS}}=0.5$  V, but at a larger  $I_{\text{off}}=100 \text{ nA}/\mu\text{m}$ , benchmarking against recent III-V MOSFETs and 22 nm Si FinFETs. The FETs with  $4.5$  nm  $In<sub>0.53</sub>Ga<sub>0.47</sub>As channels show performance comparable to leading III-V$ FETs. As reported in chapter 4.4, given an  $I_{\text{off}}$ =100 nA/ $\mu$ m metric, the 2.7-nmthick InAs channel MOSFETs show the highest  $I_{on}$  and performance comparable to 22 nm Si FinFETs, as a consequence of larger gate capacitance and good electrostatics. In contrast, for low-power applications, a wider band-gap  $In_{0.53}Ga_{0.47}As$ channel more readily provides low leakage current. Further improvements on the InP spacer design would reduce  $R_{S/D}$  and increase  $I_{on}$  at short  $L_g$ .

To further improve  $I_{\text{on}}$  at small  $L_{\text{g}}$ , a tri-gate or nanowire structure would provide improved electrostatics and hence improved SS. For low power (LP) and ultra-low-power (ULP) logic where the requirement of leakage current is set at 30  $pA/\mu m$  and 15 pA/ $\mu m$ , the gate overdrive voltage is mainly on the subthreshold



<span id="page-150-0"></span>Figure 5.17: (a)  $I_{\text{on}}$  vs.  $L_{\text{g}}$  at  $I_{\text{off}}=1 \text{ nA}/\mu \text{m}$  and  $V_{\text{DS}}=0.5 \text{ V}$ . (b)  $I_{\text{on}}$  vs.  $L_{\text{g}}$  at  $I_{\text{off}}$ =100 nA/ $\mu$ m and  $V_{\text{DS}}$ =0.5 V and the benchmark with recently published III-V MOSFETs.

region. Therefore, subthreshold swing is the most important device parameter of MOSFET to gain high  $I_{\text{on}}$  at fixed  $I_{\text{off}}$ . Instead of using thick source/drain spacers to control electrostatics, improving electrostatics using FINFET or nanowire will improve subthreshold swing without an increase on series resistance. With the combination of a thin recessed InP spacers for low BTBT leakage, InGaAs MOSFETs would then be suitable for low power logic.

#### 5.5.3 Residual leakage: sidewall passivation

We have already demonstrated the lowest  $I_{\text{off}} \sim 60 \text{ pA}/\mu \text{m}$  at the  $L_{\text{g}}$ -30 nm InGaAs MOSFET in section 5.5.1. However, we seek to further reduce leakage current to meet the low power logic specification ( $I_{\text{off}} \sim 30 \text{ pA}/\mu\text{m}$ ) and ultralow power logic specification ( $I_{\text{off}} \sim 15$  pA/ $\mu$ m). Unfortunately, once the BTBT leakage is removed by recessed InP spacers, the minimum  $I_{\text{off}}$  is then limited by mesa sidewall leakage. Fig.  $5.18(a)$  $5.18(a)$  shows the minimum  $I_{\text{off}}$  as a function of gate lengths and gate widths for InGaAs MOSFETs with recessed InP spacers. Fig.  $5.18(b)$  $5.18(b)$  shows the top view of MOSFET mask layout. Clearly, the minimum  $I_{\text{off}}$  is now independent of gate length, and, unlike BTBT leakage, has no lateral bipolar current gain at smaller gate length (see section 2.2.3). Furthermore, it is observed that the absolute  $I_{\text{off}}$  current level is no longer proportional to gate width. Hence,  $I_{\text{off}}/W_{\text{g}}$  increases proportionally as the gate width decreases. This result indicates that the residual leakage path might be located at the device mesa sidewalls, not within the channels or the back barriers. Therefore, further improvements on the mesa sidewall passivation could lower the minimum  $I_{\text{off}}$ , making III-V MOSFETs viable for ultra-low power logic applications.

## 5.6 Summary

In this chapter, we have developed raised InGaAs source/drain spacers and recessed InP spacers. The raised source/drain spacers improve transistor electrostatics, reducing subthreshold leakage, and smooth the electric field, reducing



<span id="page-152-0"></span>Figure 5.18: (a) The dependence of  $I_{\text{off}}$  as a function of gate lengths and gate widths. (b) The top view of MOSFET mask layout in this study.

BTBT leakage near the drain end of the channel. A certain amount of spacer thickness is required to maintain electrostatics, in which InGaAs spacers are preferred because InGaAs has larger electron affinity and less parasitic source/drain resistance. Only at the high field regions in FETs where BTBT occurs require wide band-gap InP spacers. It is found that a partially recessed InP spacer is sufficient to remove BTBT leakage for a 4.5 nm InGaAs channel MOSFET. However, InP spacers, in contrast, largely increase parasitic source/drain resistance and cause  $I_{\text{on}}$  and  $g_{\text{m}}$  degradation. The doping-graded InP spacers reduce the parasitic source/drain resistance, improve  $I_{on}$ , and still maintain good electrostatics and low  $I_{\text{off}}$ .

With the recessed InP source/drain spacers, we have demonstrated a record low leakage InGaAs MOSFET with minimum  $I_{off} \sim 60 \text{ pA}/\mu\text{m}$  at  $V_{DS} = 0.5 \text{ V}.$ The residual off-state leakage current comes from imperfect sidewall passivation.

The recessed InP spacer technique, for the first time, enables III-V MOSFETs feasible for low power logic applications. With further improvement of sidewall passivation, III-V MOSFETs will be suitable for ultra-low power logic ( $I_{\text{off}}$ ~15  $pA/\mu m$ ) and mobile computing electronics.

### References

- [1] T. Ghani, M. Armstrong, C. Auth, M. Bost, P. Charvat, G. Glass, T. Hoffmann, K. Johnson, C. Kenyon, J. Klaus, B. McIntyre, K. Mistry, A. Murthy, J. Sandford, M. Silberstein, S. Sivakumar, P. Smith, K. Zawadzki, S. Thompson, and M. Bohr, "A 90nm high volume manufacturing logic technology featuring novel 45nm gate length strained silicon CMOS transistors," in Electron Devices Meeting (IEDM), 2003 IEEE International, pp. 11.6.1–11.6.3, Dec 2003.
- [2] M. Bauer, V. Machkaoutsan, and C. Arena, "Highly tensile strained siliconcarbon alloys epitaxially grown into recessed source drain areas of NMOS devices," Semiconductor Science and Technology, vol. 22, no. 1, p. S183, 2007.
- [3] K.-Y. Lim, H. Lee, C. Ryu, K.-I. Seo, U. Kwon, S. Kim, J. Choi, K. Oh, H.- K. Jeon, C. Song, T.-O. Kwon, J. Cho, S. Lee, Y. Sohn, H. S. Yoon, J. Park, K. Lee, W. Kim, E. Lee, S.-P. Sim, C. G. Koh, S. B. Kang, S. Choi, and C. Chung, "Novel stress-memorization-technology (SMT) for high electron mobility enhancement of gate last high-k/metal gate devices," in Electron Devices Meeting (IEDM), 2010 IEEE International, pp. 10.1.1–10.1.4, Dec 2010.
- [4] S. Parke, J. Moon, H.-J. Wann, P. Ko, and C. Hu, "Design for suppression of gate-induced drain leakage in LDD MOSFETs using a quasi-twodimensional analytical model," Electron Devices, IEEE Transactions on, vol. 39, pp. 1694–1703, Jul 1992.
- [5] H.-J. Wann, P. Ko, and C. Hu, "Gate-induced band-to-band tunneling leakage current in LDD MOSFETs," in Electron Devices Meeting (IEDM), 1992 IEEE International, pp. 147–150, Dec 1992.
- [6] K. Roy, S. Mukhopadhyay, and H. Mahmoodi-Meimand, "Leakage Current Mechanisms and Leakage Reduction Techniques in Deep-Submicrometer CMOS Circuits," *Proceedings of the IEEE*, vol. 91, no. 2, pp. 305–327, 2003.
- [7] S. Lee, C. Y. Huang, D. Cohen-Elias, J. J. M. Law, V. Chobpattanna, S. Krämer, B. J. Thibeault, W. Mitchell, S. Stemmer, A. C. Gossard, and M. J. W. Rodwell, "High performance raised source/drain  $InAs/In<sub>0.53</sub>Ga<sub>0.47</sub>As channel metal-oxide-semiconductor field$ effect-transistors with reduced leakage using a vertical spacer," Applied Physics Letters, vol. 103, p. 233503, 2013.
- [8] C.-Y. Huang, S. Lee, D. Elias, J. Law, V. Chobpattana, S. Stemmer, A. Gossard, and M. Rodwell, "Influence of InP source/drain layers upon the DC characteristics of InAs/InGaAs MOSFETs," in Device Research Conference (DRC), 2014 72nd Annual, pp. 225–226, June 2014.
- [9] C.-Y. Huang, S. Lee, V. Chobpattana, S. Stemmer, A. Gossard, and M. Rodwell, "S5-H6: Leakage current suppression in InGaAs-channel MOSFETs: Recessed InP source/drain spacers and InP channel caps," in Lester Eastman Conference on High Performance Devices (LEC), 2014, pp. 1–4, Aug 2014.
- [10] C. Huang, S. Lee, V. Chobpattana, S. Stemmer, A. Gossard, B. Thibeault, W. Mitchell, and M. Rodwell, "Low Power III-V InGaAs MOSFETs featuring InP recessed source/drain spacers with  $I_{on}=120 \mu A/\mu m$  at  $I_{off}=1$ nA/ $\mu$ m and  $V_{DS}=0.5$  V," in *Electron Devices Meeting (IEDM), 2014 IEEE* International, pp. 25.4.1–25.4.4, Dec 2014.
- [11] M. A. Wistey, A. K. Baraskar, U. Singisetti, G. J. Burek, B. Shin, E. Kim, P. C. McIntyre, A. C. Gossard, and M. J. W. Rodwell, "Control of InGaAs and InAs facets using metal modulation epitaxy," Journal of Vacuum Science & Technology B, Nanotechnology and Microelectronics: Materials, Processing, Measurement, and Phenomena, vol. 33, p. 011208, Jan. 2015.
- [12] J. Law, A. Carter, S. Lee, C.-Y. Huang, H. Lu, M. Rodwell, and A. Gossard, "Co-doping of  $\text{In}_x\text{Ga}_{1-x}\text{As}$  with silicon and tellurium for improved ultra-low contact resistance ," Journal of Crystal Growth, vol. 378, pp.  $92 - 95$ , 2013. The 17th International Conference on Molecular Beam Epitaxy.
- [13] A. Clawson and C. Hanson, "MOCVD grown Si-doped n+ InP layers for the subcollector region in HBTs," in Indium Phosphide and Related Materials, 1994. Conference Proceedings., Sixth International Conference on, pp. 114– 117, Mar 1994.
- [14] M. Shimazu, K. Kamon, K. Kimura, M. Mashita, M. Mihara, and M. Ishii, "Silicon doping using disilane in low-pressure OMVPE of GaAs," Journal of Crystal Growth, vol. 83, pp. 327–333, June 1987.
- [15] A. Baraskar, a. C. Gossard, and M. J. W. Rodwell, "Lower limits to metal-semiconductor contact resistance: Theoretical models and experimental data," Journal of Applied Physics, vol. 114, no. 15, p. 154516, 2013.
- [16] Y. Yonai, T. Kanazawa, S. Ikeda, and Y. Miyamoto, "High drain current  $(>2A/\text{mm})$  InGaAs channel MOSFET at  $V_D=0.5$  V with shrinkage of channel length by InP anisotropic etching," in Electron Devices Meeting (IEDM), 2011 IEEE International, pp. 307–310, 2011.
- [17] S. Chang, X. Li, R. Oxland, S. Wang, C. Wang, R. Contreras-Guerrero, K. Bhuwalka, G. Doornbos, T. Vasen, M. Holland, G. Vellianitis, M. van Dal, B. Duriez, M. Edirisooriya, J. Rojas-Ramirez, P. Ramvall, S. Thoms, U. Peralagu, C. Hsieh, Y. Chang, K. Yin, E. Lind, L.-E. Wernersson, R. Droopad, I. Thayne, M. Passlack, and C. Diaz, "InAs N-MOSFETs with record performance of I<sub>on</sub> = 600  $\mu$ A/ $\mu$ m at I<sub>off</sub> = 100 nA/ $\mu$ m (V<sub>d</sub> = 0.5 V)," in *Electron* Devices Meeting (IEDM), 2013 IEEE International, pp. 16.1.1–16.1.4, Dec 2013.
- [18] J. Lin, X. Zhao, T. Yu, D. Antoniadis, and J. del Alamo, "A new selfaligned quantum-well MOSFET architecture fabricated by a scalable tightpitch process," in Electron Devices Meeting (IEDM), 2013 IEEE International, pp. 16.2.1–16.2.4, Dec 2013.
- [19] J. Lin, D. A. Antoniadis, and J. A. del Alamo, "Off-State Leakage Induced by Band-to-Band Tunneling and Floating-Body Bipolar Effect in InGaAs Quantum-Well MOSFETs," Electron Device Letters, IEEE, vol. 35, no. 12, pp. 1203–1205, 2014.
- [20] R. Chu, L. Shen, N. Fichtenbaum, D. Brown, Z. Chen, S. Keller, S. P. Den-Baars, and U. K. Mishra, "V-Gate GaN HEMTs for X-Band power applications," Electron Device Letters, IEEE, vol. 29, no. 9, pp. 974–976, 2008.
- <span id="page-156-0"></span>[21] J. Law, A. Carter, S. Lee, A. Gossard, and M. Rodwell, "Regrown ohmic contacts to  $\text{In}_x\text{Ga}_{1-x}\text{As}$  approaching the quantum conductivity limit," in Device Research Conference (DRC), 2012 70th Annual, pp. 199–200, June 2012.
- <span id="page-156-1"></span>[22] P. Solomon, A. Palevski, T. Kuech, and M. Tischler, "Low resistance ohmic contacts to two-dimensional electron-gas structures by selective MOVPE," in Electron Devices Meeting (IEDM), 1989 IEEE International, pp. 405–408, Dec 1989.

# Chapter 6

# $12\,$  nm- $L_{\rm g}$  III-V MOSFETs with  $\rm{High}$   $I_{\rm{on}}/I_{\rm{off}}$   $\rm{Ratio}$

III-V InGaAs/InAs MOSFETs are being considered to replace Si channels at future 7 or 5 nm technology nodes according to International Technology Roadmap for Semiconductors (ITRS). At the 5 nm node, the ITRS targets 12 nm physical gate length [\[1\]](#page-169-0). At such small dimensions, few III-V MOSFETs have been reported, and the observed off-state leakage currents have been high [\[2–](#page-169-1)[10\]](#page-170-0). High off-state leakage current arising from band-to-band tunneling (BTBT) near the drain end of channel makes it difficult to scale III-V MOSFETs to sub-10-nm generations. In chapter 4.4, we have reported a FET using a 2.7 nm thick InAs channel to reduce  $I_{\text{off}}$  to 10 nA/ $\mu$ m for 25 nm  $L_{\text{g}}$ , simultaneously achieving record  $I_{\text{on}}$  (500  $\mu$ A/ $\mu$ m at 100 nA/ $\mu$ m  $I_{\text{off}}$  and  $V_{\text{DD}}=0.5$  V) (see chapter 4.4 and [\[10\]](#page-170-0)). To further reduce BTBT leakage current, we have also developed InGaAs-channel MOSFETs with 4.5 nm thick channels and graded-doping recessed InP source/drain spacer layers; these showed a minimum 60 pA/ $\mu$ m  $I_{\text{off}}$  at 30 nm  $L_{\text{g}}$  (see Chapter 5.5 and [\[11\]](#page-170-1)). However, the physical gate length is still longer than the targeted gate length ( $L_g \sim 12$  nm) for the interested technology nodes.

In this chapter, we further reduce the physical gate length by optimizing the dummy gate process, and report 12 nm- $L_{\rm g}$  FETs with 1.5/1 nm InGaAs/InAs composite channels, and recessed doping-graded InP source/drain spacers. The FETs demonstrate high  $\sim$ 1.8 mS/ $\mu$ m transconductance ( $g<sub>m</sub>$ ), low  $\sim$ 107 mV/dec. subthreshold swing (SS), and low ~1.3 nA/ $\mu$ m minimum I<sub>off</sub> at V<sub>DS</sub>=0.5 V. For the first time, III-V InGaAs/InAs MOSFETs at 12 nm gate length were demonstrated with well-balanced on-off DC performance. The maximum  $I_{on}/I_{off}$  ratio at  $V_{\text{DS}}$ =0.5 V is more than  $8.3 \times 10^5$ , confirming that III-V MOSFETs are scalable to sub-10-nm technology nodes.

# 6.1 A 12 nm- $L_{\rm g}$  ultra-thin-body III-V MOSFET: device performance

#### 6.1.1 Device fabrication and performance

Fig.  $6.1(a)$  $6.1(a)$  shows the device structure, and  $6.1(b)$  shows the top-view SEM image on the  $L<sub>g</sub>$ -12 nm devices (defined by the edges of regrown layers). Fig. [6.1\(](#page-160-0)c) shows the detailed process flow. The final device consists of a 1 nm InAs bottom channel and a 1.5 nm  $\rm In_{0.53}Ga_{0.47}As$  top channel. The devices have 12 to 1000 nm physical gate lengths. The InGaAs layer in the source/drain (S/D) region was partially removed by a digital etch, leaving ∼0.5 nm InGaAs and 1 nm InAs to prevent the oxidation of the InAlAs barriers and ensure high crystalline quality of MOCVD regrowth. The S/D layers grown by MOCVD have an un-doped InP spacer, a linearly doping-graded InP spacer, a Si-doped InP ( $\sim 5 \times 10^{19}$  cm<sup>-3</sup>) layer and a Si-doped ( $\sim$ 4.0×10<sup>19</sup> cm<sup>-3</sup>) In<sub>0.53</sub>Ga<sub>0.47</sub>As contact layer. The FETs have a  $\sim$ 3.4 nm ZrO<sub>2</sub> gate dielectric, including the AlO<sub>x</sub>N<sub>1-x</sub> interfacial layer formed by the ALD cyclic TMA/nitrogen plasma pre-treatment. Ni/Au gate and Ti/Pd/Au S/D metal contacts were defined using liftoff.

Fig. [6.2](#page-162-0) shows the cross-sectional TEM image of a 12 nm- $L_g$  FET. The metal gate width is ∼8 nm. The FET has a 2.5 nm thin channel. The InP spacers were partially recessed with the regrowth interface ∼1.5 nm above In-AlAs barriers. There are two important findings from the regrowth. First, the source/drain spacers have (011) facet next to the gate edge as compared to the (111)B facet shown in Fig. 4.17. In this device, the regrowth has crystal facet at (011) plane because the (111)A plane has the growth rate faster than (011) plane,



<span id="page-160-0"></span>Figure 6.1: (a) The device structure. (b) The top-view of SEM images. (c) The schematic diagram of process flow.

thereby leaving (011) facet adjacent to the dummy gate after regrowth. In the other case in Fig. 4.17 where the dummy gate orientation rotates 90 degree, the regrowth facet is  $(111)B$  plane instead of  $(011)$  plane because  $(111)B$  is the slowest growth plane, thereby forming an inclined (111)B facet after regrowth. The vertical (011) facet is more preferred because it could allow a tighter source/drain pitch without making a self-aligned contact on the (111) surface. Second, it is observed that the spacer thickness next to the gate edge is very different from the nominal spacer thickness  $(t_{\text{space}})$  far from the gate. This indicates that the effective vertical spacers are thinner than the nominal spacer thickness. Therefore, the effective gate length does not increase as much as the added spacer thickness  $(L_{\text{eff}} < L_{\text{g}} + 2t_{\text{spacer}}).$ 

Fig. [6.3\(](#page-163-0)a) shows the transfer characteristic of a 12 nm- $L_g$  FET, achieving 1.8 mS/ $\mu$ m peak  $g_{\rm m}$  at  $V_{\rm DS}=0.5$  V. The subthreshold swing, Fig. [6.3\(](#page-163-0)b), is 98.6 mV/dec. at  $V_{\rm DS}{=}0.1$  V and 107.5 mV/dec. at  $V_{\rm DS}{=}0.5$  V. The minimum leakage current is as low as 1.3 nA/ $\mu$ m at  $V_{DS}=0.5$  V, where  $I_{off}$  is limited by BTBT. This leakage current is sufficiently low to meet the requirement of high performance (HP, 100  $nA/\mu m$ ) logic applications, and close to the specification of standard performance (SP, 1 nA/ $\mu$ m) applications. Fig. [6.3\(](#page-163-0)c) shows the output characteristic of a 12 nm- $L_{\rm g}$  FET. The maximum  $I_{\rm D}$  exceeds 1.25 mA/ $\mu$ m at  $V_{\rm GS}$ =1.2 V and  $V_{DS}=0.7$  V, and the on-resistance  $(R_{on})$  at  $V_{GS}=1$  V is 302  $\Omega \cdot \mu m$ . The  $I_D$  at  $V_{\text{GS}}=1.2$  V and  $V_{\text{DS}}=0.5$  V is 1.1 mA/ $\mu$ m, showing maximum  $I_{\text{on}}/I_{\text{off}}\sim8.3\times10^5$ . This result demonstrated a well-balance on/off DC performance, confirming that III-V MOSFETs are scalable to sub-10-nm technology nodes.



Figure 6.2: The scanning TEM image for a  $12 \text{nm-}L_{\text{g}}$  FET. (Image courtesy of Stephan Kraemer.)

# <span id="page-162-0"></span>6.1.2 Comparison with record high performance and low leakage III-V FETs

In this subsection, we compare the ultra-thin-body composite channel MOS-FETs to the previously reported high performance InAs MOSFETs (see chapter 4.4 and [\[10\]](#page-170-0)) and low leakage InGaAs MOSFETs with recessed InP spacers (see chapter 5.5 and [\[11\]](#page-170-1)). Fig. [6.4\(](#page-164-0)a) and 6.4(b) show  $g_m$  and  $R_{on}$  as a function of  $L_{\rm g}$ , respectively. Examining  $g_{\rm m}$  vs.  $L_{\rm g}$ , the present InGaAs/InAs composite channel devices show  $g_m$  slightly superior to 4.5 nm InGaAs MOSFETs using InP



<span id="page-163-0"></span>Figure 6.3: (a)  $I_D$  and transconductance  $g_m$  versus  $V_{GS}$ , (b) subthreshold characteristics, and (c) output characteristics for a 12 nm- $L_g$  FET.

spacers, but lower  $g_m$  than 2.7 nm InAs channels with 12 nm InGaAs spacers. On-resistance, Fig. [6.4\(](#page-164-0)b),  $\sim$ 262 Ω · μm when extrapolated to zero  $L_g$ , is also consistent with earlier results using similar InP spacers, as shown in Fig. [5.14.](#page-146-0) Clearly, as the gate length deceases, the parasitic source/drain resistance  $(R<sub>S/D</sub>)$ becomes dominant for  $R_{\rm on}$ , and lower  $R_{\rm S/D}$  of InGaAs source/drian spacers would enable higher transconductance and higher  $I_{\text{on}}$ .

Fig. [6.5\(](#page-165-0)a) shows SS vs.  $L_g$  and Fig. 6.5(b) shows DIBL vs.  $L_g$ . As the



<span id="page-164-0"></span>Figure 6.4: (a) Comparison of  $g_m$  and (b)  $R_{on}$  as a function of  $L_g$  for 2.5 nm composite channels MOSFETs to previously reported high performance InAs MOSFETs (chapter 4.4 and [\[10\]](#page-170-0)) and low leakage InGaAs MOSFETs with recessed InP spacers (chapter 5.5 and [\[11\]](#page-170-1))

gate length decreases, SS and DIBL increase due to deteriorating electrostatics. Because the effective gate length is slightly larger for 12 nm thick InGaAs spacers than doping-graded InP spacers  $(5 \text{ nm} \text{ un-doped} \text{ spacer} + 8 \text{ nm} \text{ linearly})$ doping-graded spacers), the 2.7 nm InAs channel FETs have better short channel control. Further thinning the channel or increasing spacer thickness would mitigate such short channel effects, but unfortunately both increase on resistance because of higher channel resistance and higher parasitic source/drain resistance. On the other hand, in chapter 4, we have reported that InGaAs channels thinner than  $\sim$ 3.5 nm show poor  $g_{\rm m}$ . InAs channels, in contrast, though showing high  $g_{\rm m}$ even at 2.7 nm thick, show high BTBT leakage. Therefore, a FinFET or nanowire structure would improve electrostatics, allowing use of thicker channels and thinner source/drain spacers. Because only a thin InP drain spacer at the high field region would be required to suppress BTBT, on-state performance  $(g<sub>m</sub>)$  would be



<span id="page-165-0"></span>Figure 6.5: (a) Comparison of SS and (b)  $DIBL$  as a function of  $L<sub>g</sub>$  for 2.5 nm composite channels MOSFETs to previously reported high performance InAs MOSFETs (chapter 4.4 and [\[10\]](#page-170-0)) and low leakage InGaAs MOSFETs with recessed InP spacers (chapter 5.5 and [\[11\]](#page-170-1))

improved.

Fig. [6.6\(](#page-166-0)a) shows minimum  $I_{\text{off}}$  vs.  $L_{\text{g}}$ . The FETs reported here, having a 1.5/1 nm InGaAs/InAs composite channel and recessed InP spacers, show lower leakage current than FETs using 2.7 nm InAs channels and InGaAs S/D spacers (see chapter 4.4 and [\[10\]](#page-170-0)), but larger leakage than FETs using 4.5 nm InGaAs channels and recessed InP spacers (see chapter 5.5 and [\[11\]](#page-170-1)). A clear tradeoff between  $I_{\text{on}}$  and  $I_{\text{off}}$  is observed in Fig. [6.6.](#page-166-0) Fig. [6.6\(](#page-166-0)b) benchmarks  $I_{\text{on}}$  as a function of  $L_g$  at  $I_{\text{off}}=100 \text{ nA}/\mu \text{m}$  and  $V_{\text{DS}}=V_{\text{GS}}-V_{TH}=0.5 \text{ V}$ . The FETs reported here show I<sub>on</sub>∼311 A/ $\mu$ m at L<sub>g</sub>=42 nm, similar to the low leakage devices reported in chapter 5.5.



<span id="page-166-0"></span>Figure 6.6: (a) Comparison of minimum  $I_{\text{off}}$  at  $V_{\text{DS}}=0.5$  V and (b)  $I_{\text{on}}$  at fixed  $I_{\text{off}}=100 \text{ nA}/\mu\text{m}$  and  $V_{\text{DS}}=0.5 \text{ V}$  as a function of  $L_{\text{g}}$  for 2.5 nm composite channels MOSFETs to previously reported high performance InAs MOSFETs (chapter 4.4 and [\[10\]](#page-170-0)) and low leakage InGaAs MOSFETs with recessed InP spacers (chapter 5.5 and [\[11\]](#page-170-1))

# 6.1.3 Effective channel mobility of 2.5 nm composite channels

Fig. [6.7](#page-167-0) shows the C-V measurements and effective channel mobility in 25  $\mu$ m MOSFETs. The gate capacitance is about 2.4  $\mu$ F/cm<sup>2</sup> at  $V_{\text{GS}}=1$  V. Unlike 3 nm InGaAs channel shown in Fig. [4.14,](#page-111-0) 2.5 nm composite channels show less frequency dispersions as seen in the inset of Fig.  $6.7(a)$  $6.7(a)$ . In Fig.  $6.7(b)$ , the mobility for composite channel MOSFETs is about  $250 \text{ cm}^2$ /V·s, slightly lower than a 2.7 nm InAs channel (280 cm<sup>2</sup>/V·s) and 4.5 nm InGaAs channels (300 cm<sup>2</sup>/V·s). Note that at the extremely short gate length where the transistor is working near the ballistic limit, higher long channel mobility does not ensure higher on-state performance. It is clearly shown in Fig. [6.4](#page-164-0) that the on-state performance of short  $L_{\rm g}$  MOSFETs has strong correlation to the parasitic source/drain resis-



<span id="page-167-0"></span>Figure 6.7: (a) Capacitance-voltage measurements for 2.5 nm composite channel MOSFETs. The inset shows C-V frequency dispersion. (b) The extracted effective channel mobility using split C-V measurements for 25  $\mu$ m- $L_g$  devices.

tance rather than the long channel mobility. For a ballistic MOSFET, an optimal channel effective mass, higher gate-to channel capacitance (i.e. thin channel and thin oxide), and low parasitic source/drain resistance would be the most critical parameters for device design.

# 6.2 Summary

In this chapter, we have reported a III-V MOSFET with a 12 nm physical gate length, an ultra-thin 1.5/1 nm InGaAs/InAs composite channel, and a recessed doping-graded InP S/D vertical spacer. The FET demonstrates  $g_m \sim 1.8 \text{ mS}/\mu\text{m}$ transconductance,  $SS \sim 107$  mV/dec., minimum  $I_{\text{off}} \sim 1.3$  nA/ $\mu$ m at  $V_{\text{DS}} = 0.5$  V, and well-balanced on-off DC performance with maximum  $I_{on}/I_{off}$ ~8.3×10<sup>5</sup>. Bandto-band tunneling leakage current is well-controlled through the thin composite InGaAs/InAs channel, and by the recessed InP source/drain spacers. This work demonstrates that III-V MOSFETs can scale to the sub-10-nm technology nodes.

### References

- <span id="page-169-0"></span>[1] International Technology Roadmap for Semiconductors, "International Technology Roadmap for Semiconductors: 2013 Edition," http://www.itrs.net/, 2013.
- <span id="page-169-1"></span>[2] K. H. Goh, Y. Guo, X. Gong, G.-C. Liang, and Y.-C. Yeo, "Near ballistic sub-7 nm Junctionless FET featuring 1 nm extremely-thin channel and raised S/D structure," in Electron Devices Meeting (IEDM), 2013 IEEE International, pp. 16.5.1–16.5.4, Dec 2013.
- [3] J. Lin, D. Antoniadis, and J. del Alamo, "Novel intrinsic and extrinsic engineering for high-performance high-density self-aligned InGaAs MOSFETs: Precise channel thickness control and sub-40-nm metal contacts," in Electron Devices Meeting (IEDM), 2014 IEEE International, pp. 25.1.1–25.1.4, Dec 2014.
- [4] T.-W. Kim, D.-H. Kim, D. Koh, H. Kwon, R. Baek, D. Veksler, C. Huffman, K. Matthews, S. Oktyabrsky, A. Greene, Y. Ohsawa, A. Ko, H. Nakajima, M. Takahashi, T. Nishizuka, H. Ohtake, S. Banerjee, S. Shin, D.-H. Ko, C. Kang, D. Gilmer, R. Hill, W. Maszara, C. Hobbs, and P. Kirsch, "Sub-100 nm InGaAs quantum-well (QW) tri-gate MOSFETs with  $\text{Al}_2\text{O}_3/\text{HfO}_2$  $(EOT < 1 \text{ nm})$  for low-power logic applications," in *Electron Devices Meeting* (IEDM), 2013 IEEE International, pp. 16.3.1–16.3.4, Dec 2013.
- [5] S. Chang, X. Li, R. Oxland, S. Wang, C. Wang, R. Contreras-Guerrero, K. Bhuwalka, G. Doornbos, T. Vasen, M. Holland, G. Vellianitis, M. van Dal, B. Duriez, M. Edirisooriya, J. Rojas-Ramirez, P. Ramvall, S. Thoms, U. Peralagu, C. Hsieh, Y. Chang, K. Yin, E. Lind, L.-E. Wernersson, R. Droopad, I. Thayne, M. Passlack, and C. Diaz, "InAs N-MOSFETs with record performance of  $I_{on} = 600 \mu A/\mu m$  at  $I_{off} = 100 \text{ nA}/\mu m$  (V<sub>d</sub> = 0.5 V)," in *Electron* Devices Meeting (IEDM), 2013 IEEE International, pp. 16.1.1–16.1.4, Dec 2013.
- [6] D.-H. Kim, P. Hundal, A. Papavasiliou, P. Chen, C. King, J. Paniagua, M. Urteaga, B. Brar, Y. Kim, J.-M. Kuo, J. Li, P. Pinsukanjana, and Y. Kao, "E-mode planar  $L_q = 35$  nm  $In_{0.7}Ga_{0.3}As$  MOSFETs with  $InP/Al_2O_3/HfO_2$  $(EOT = 0.8$  nm) composite insulator," in *Electron Devices Meeting (IEDM)*, 2012 IEEE International, pp. 32.2.1–32.2.4, Dec 2012.
- [7] J. Gu, X. Wang, H. Wu, J. Shao, A. Neal, M. Manfra, R. Gordon, and P. Ye, "20-80nm Channel length InGaAs gate-all-around nanowire MOSFETs

with EOT =1.2nm and lowest  $SS=63mV/dec$ ," in *Electron Devices Meeting* (IEDM), 2012 IEEE International, pp. 27.6.1–27.6.4, Dec 2012.

- [8] M. Radosavljevic, B. Chu-Kung, S. Corcoran, G. Dewey, M. Hudait, J. Fastenau, J. Kavalieros, W. Liu, D. Lubyshev, M. Metz, K. Millard, N. Mukherjee, W. Rachmady, U. Shah, and R. Chau, "Advanced high-K gate dielectric for high-performance short-channel  $\text{In}_{0.7}\text{Ga}_{0.3}\text{As}$  quantum well field effect transistors on silicon substrate for low power logic applications," in Electron Devices Meeting (IEDM), 2009 IEEE International, pp. 1–4, Dec 2009.
- [9] S. Lee, C.-Y. Huang, D. Cohen-Elias, J. J. M. Law, V. Chobpattanna, S. Krmer, B. J. Thibeault, W. Mitchell, S. Stemmer, A. C. Gossard, and M. J. W. Rodwell, "High performance raised source/drain  $InAs/In<sub>0.53</sub>Ga<sub>0.47</sub>As channel metal-oxide-semiconductor field$ effect-transistors with reduced leakage using a vertical spacer," Applied Physics Letters, vol. 103, no. 23, p. 233503, 2013.
- <span id="page-170-0"></span>[10] S. Lee, V. Chobpattana, C.-Y. Huang, B. Thibeault, W. Mitchell, S. Stemmer, A. Gossard, and M. Rodwell, "Record  $I_{on}$  (0.50 mA/ $\mu$ m at  $V_{DD} = 0.5$  V and  $I_{off} = 100 \text{ nA}/\mu\text{m}$ ) 25 nm-gate-length  $ZrO_2/\text{InAs}/\text{InAlAs}$  MOSFETs," in VLSI Technology, 2014 Symposium on, pp. 1–2, June 2014.
- <span id="page-170-1"></span>[11] C. Huang, S. Lee, V. Chobpattana, S. Stemmer, A. Gossard, B. Thibeault, W. Mitchell, and M. Rodwell, "Low Power III-V InGaAs MOSFETs featuring InP recessed source/drain spacers with  $I_{on}=120 \mu A/\mu m$  at  $I_{off}=1$ nA/ $\mu$ m and  $V_{DS}=0.5$  V," in *Electron Devices Meeting (IEDM), 2014 IEEE* International, pp. 25.4.1–25.4.4, Dec 2014.

Chapter 7

# Ultrathin InAs Channel MOSFETs on Si substrates

Si complementary-metal-oxide-semiconductor (CMOS) logic technology is continuously driven by scaling transistor dimensions, increasing transistor density and, more importantly, decreasing the cost per transistor. Aiming at future logic technology and continuous cost reductions, III-V MOSFETs must be fabricated on Si substrates, and must be compatible with the existing Si process platform. As discussed in chapter 1.2, the heterogeneous integration of III-V semiconductors on Si is extremely difficult because of very dissimilar material properties. The large lattice mismatch, different crystal polarity, and large mismatch of thermal expansion coefficient cause a high density of defects in the III-V layers on Si. Although several integration schemes have been proposed over the past three decades, e.g. blanket epitaxy [\[1–](#page-181-0)[3\]](#page-181-1), wafer bonding [\[4–](#page-181-2)[6\]](#page-181-3), epitaxial lateral overgrowth (ELO) [\[7\]](#page-181-4), and aspect ratio trapping (ART) [\[8–](#page-181-5)[10\]](#page-182-0), the best integration approach has still not been established yet. In consequence, to attain a device-quality III-V layer on Si substrates is still the greatest barricade to realize III-V MOSFETs for future CMOS logic technology.

To date, only few results have been reported for III-V MOSFETs on Si substrates  $[1, 2, 4, 5]$  $[1, 2, 4, 5]$  $[1, 2, 4, 5]$  $[1, 2, 4, 5]$  $[1, 2, 4, 5]$  $[1, 2, 4, 5]$ , and the demonstrations of high performance III-V MOSFETs on Si are still limited. If III-V InGaAs/InAs channels are to be viable as a replacement for Si channels, it must be established that high performance and high yield can be obtained. In this chapter, we cooperated with Applied Materials and have fabricated an ultra-thin InAs channel MOSFET on Si substrates [\[11\]](#page-182-1), and compared to our record high performance InAs FETs on InP substrates [\[12\]](#page-182-2).

# 7.1 Device epitaxial layers growth

Fig. [7.1\(](#page-174-0)a) shows the device structure of ultra-thin InAs channel MOSFETs on Si substrates. The III-V buffer layers on Si were grown by Applied Materials 300 mm III-V MOCVD system. The buffer layers grown over the entire on-axis (100) Si substrates, a 400 nm unintentionally doped (U.I.D.) GaAs, a 300 nm U.I.D. InP, a 20 nm p-doped InGaAs, a 50 nm U.I.D. InAlAs and a 10 nm U.I.D. InP cap. The samples were then shipped to UC Santa Barbara, cleaved, cleaned by dilute HCl, and immediately loaded into a Veeco GENII solid source MBE system. The 2 nm InGaAs cap, 3.5 nm InAs channel and the InAlAs barrier layers were then grown on top of the III-V-buffers on Si.

Fig. [7.1\(](#page-174-0)b) shows the surface roughness of the III-V buffer layers on Si substrates grown by Applied Materials 300 mm III-V MOCVD system. Fig. [7.1\(](#page-174-0)c) shows the surface roughness of MBE-grown channel layers on Applied Materials III-V-on-Si buffer. From the images of atomic force microscope (AFM), the rootmean-square roughness  $(R_q)$  is degraded from ~3.1 nm for the III-V buffer to ∼6.9 nm after MBE growth. No obvious anisotropic growth was observed on the surface. Note that the same epitaxial structure when grown on InP substrates has typically R<sub>q</sub>∼0.2 nm. The samples grown on the Si substrates have ∼35:1 larger surface roughness than the control samples grown on InP. Such large surface roughness is worrisome in particular for ultra-thin channel MOSFETs with a targeted 2∼4 nm channel thickness. Therefore, a thicker channel (∼3.5 nm InAs  $+ \sim 0.5$  nm InGaAs) as compared to the 2.7 nm InAs (see chapter 4.4) was fabricated to avoid severe mobility degradation in the thin channels caused by interface roughness scattering.



<span id="page-174-0"></span>Figure 7.1: (a) Device structure of ultra-thin InAs channel MOSFETs on Si substrates. (b) The AFM image of Applied Materials III-V buffer on Si. (c) The AFM image of the channel surface after MBE III-V FET epitaxy.

Fig.  $7.2(a)$  $7.2(a)$  shows the transmission electron microscope (TEM) image of the whole device. A large amount of threading dislocations in the epitaxial layers and misfit dislocations at the hetero-interface can be observed. The (111) planar defects such as stacking faults or microtwins are also present in the epitaxial layers. Fig. [7.2\(](#page-175-0)b) shows the magnified TEM image on the channel regions, revealing a ∼20 nm gate length and ∼3.5-4 nm channel thickness. Note that the channel consists of 3.5 nm InAs bottom channel and 0.5 nm InGaAs top channel. Although large long-range surface roughness is observed in the AFM measurements, as the gate lengths become smaller, the long range surface roughness becomes less significant. In fact, the channel surface is smooth locally for a 20 nm- $L<sub>g</sub>$  device, as shown in Fig.  $7.2(b)$  $7.2(b)$ .

Ultrathin InAs Channel MOSFETs on Si substrates Chapter 7



<span id="page-175-0"></span>Figure 7.2: (a) A TEM image of the whole device structure, showing Applied Material III-V buffers on Si, UCSB MBE grown back barriers and the InAs/InGaAs channels with ZrO<sup>2</sup> high-k/Ni metal gate, and UCSB MOCVD InGaAs source/drain regrowth. (b) The magnified TEM image on the channel regions of a 20 nm- $L_g$  device.

## 7.2 Device performance and comparisons

Fig. [7.3\(](#page-176-0)a) and Fig. 7.3(b) show the  $I_D-V_{GS}$  and  $I_D-V_{DS}$  characteristics of 20 nm- $L_{\rm g}$  devices on Si substrates. The device shows 2.0 mS/ $\mu{\rm m}$  extrinsic transconductance  $(g_m)$  and 142 mV/dec. subthreshold swing  $(SS)$ . The maximum on-state saturation current (Fig. [7.3\(](#page-176-0)b)) is  $1.4 \text{ mA}/\mu\text{m}$ . The devices on Si substrates still exhibit high on-state current and transcoductance. The minimum leakage current is closed to 100 nA/ $\mu$ m for  $L_g$ -20 nm devices, limited by band-to-band tunneling (BTBT). The off-state leakage for a 1  $\mu$ m- $L_g$  device, as shown in Fig. [7.4\(](#page-176-1)a), is about 500 pA/ $\mu$ m and again dominated by BTBT, indicating that the buffer



<span id="page-176-0"></span>Figure 7.3: (a)  $I_D-V_{GS}$  of a 20 nm- $L_g$  device. (b)  $I_D-V_{DS}$  of a 20 nm- $L_g$  device.



<span id="page-176-1"></span>Figure 7.4: (a)  $I_D-V_{\text{GS}}$  of a 1  $\mu$ m- $L_g$  device. (b)  $I_D-V_{\text{DS}}$  of a 1  $\mu$ m- $L_g$  device.

leakage is sufficiently low and negligible. The subthreshold swing for 1  $\mu$ m- $L_g$ device is 78 mV/dec. at  $V_{DS} = 0.5$  V, higher than the values of III-V FETs on InP  $(SS < 70$  mV/dec.). The larger SS could be attributed to a slightly thicker channel, inferior semiconductor quality [\[13\]](#page-182-3), and large surface roughness [\[14\]](#page-182-4).

Fig. [7.5\(](#page-178-0)a) compares  $g_{\rm m}$  vs.  $L_{\rm g}$  for devices on Si and 2.7 nm InAs FETs on InP (see chapter 4.4). The long-channel devices on Si show slightly higher  $g<sub>m</sub>$ 

than in 2.7 nm InAs channel MOSFETs, implying that the mobility of the 3.5 nm InAs channel on Si is higher than that of 2.7 nm InAs channel on InP. Note that thin channel mobility is limited by the interface roughness scattering and drops quickly with the sixth power of channel thickness ( $\mu_e \sim T_{ch}^{-6}$ ) [\[15\]](#page-182-5). Although the channel grown on Si is ∼35:1 rougher than that on InP, high electron mobility is still maintained by using a slightly thicker channel.

At small gate lengths, the transconductance of the MOSFETs on Si is inferior to that of 2.7 nm InAs FETs on InP. Fig. [7.5\(](#page-178-0)b) shows  $R_{on}$  vs.  $L_{\rm g}$ . The  $R_{on}$ extrapolated to zero  $L_g$  is ∼247  $\Omega \cdot \mu m$ , higher than ∼210  $\Omega \cdot \mu m$  reported for 2.7 nm InAs FETs. Further, from transmission line measurement (TLM) measurements (the inset of Fig. [7.5\(](#page-178-0)b) on the samples grown on Si, the regrown S/D shows 20-25% larger sheet resistance and specific contact resistivity than samples grown on InP. We therefore ascribe the poorer of  $g<sub>m</sub>$  at short  $L<sub>g</sub>$  for the devices fabricated on Si to both increased parasitic  $S/D$  resistance  $(R_{SD})$  and reduced gate-channel capacitance. Because of lattice mismatch and anti-phase domains, III-V heteroepitaxial layers grown on Si contain a high density of dislocations and planar defects, as shown in Fig.  $7.2(a)$  $7.2(a)$ . These defects easily propagate to the surface through the MBE channel growth and the MOCVD source/drain regrowth. These defects may cause the increased sheet resistance of the regrown source/drain layers, and consequently reduce the MOSFET  $g_m$ .

Fig. [7.6\(](#page-178-1)a) and Fig. 7.6(b) show SS and DIBL as a function of  $L<sub>g</sub>$ . Higher SS and DIBL for the 3.5 nm InAs channel devices may be ascribed to the thicker channel; this reducing the electrostatic control of the channel by the gate. The degraded SS may also arise from higher interface trap density because of the



<span id="page-178-0"></span>Figure 7.5: (a) Comparison of  $g_m$  and (b)  $R_{on}$  as a function of  $L_g$  for this work on Si substrates and 2.7 nm InAs MOSFETs on InP.



<span id="page-178-1"></span>Figure 7.6: (a) Comparison of SS and (b) DIBL as a function of  $L_g$  for this work on Si substrates and 2.7 nm InAs MOSFETs on InP.

rough channel surface [\[14\]](#page-182-4) or poor semiconductor crystalline quality [\[13\]](#page-182-3). Further improving the surface roughness would allow further shrinking the channel, and improve SS and DIBL.

Fig. [7.7](#page-179-0) shows  $I_{on}$  at fixed  $I_{off}=100 \text{ nA}/\mu\text{m}$  for recent III-V FETs on Si [\[1,](#page-181-0) [3–](#page-181-1)[5,](#page-181-7) [11\]](#page-182-1). The devices in this work show peak  $I_{on}=235 \mu A/\mu m$  at 100 nm



<span id="page-179-0"></span>Figure 7.7:  $I_{on}$  at fixed  $I_{off}=100 \text{ nA}/\mu\text{m}$  for recently reported planar III-V FETs on Si  $[1, 3-5, 11]$  $[1, 3-5, 11]$  $[1, 3-5, 11]$  $[1, 3-5, 11]$  $[1, 3-5, 11]$ , and compared to results on InP  $[12]$ .

 $L_g$ . All the devices on Si show smaller  $I_{on}$  than 2.7 nm InAs FETs on InP due to larger SS and smaller  $g_m$ . Fig. [7.8](#page-180-0) shows  $g_m$ , SS,  $V_{t,lin}$ ,  $V_{t,sat}$  maps of 45 nm- $L_{\rm g}$  devices. All devices show the average  $g_{\rm m}=1.82\pm0.10$  mS/ $\mu$ m, while 14 of 15 devices show  $g_m > 1.7$  mS/ $\mu$ m. The average SS is 123 $\pm$ 11 mV/dec. The  $V_{th}$ at V<sub>DS</sub>=0.1 V is 0.059 V and the  $\sigma_{\rm V_{t,lin}} \sim\!\! 19$  mV. The  $V_{th}$  at  $V_{\rm DS}{=}0.5$  V is  $-0.009$ V and the  $\sigma_{V_{t, sat}} \sim 28$  mV. The  $V_{th}$  variation may arise from either variations in channel surface roughness or the gate length. Note that for III-V ultra-thin channels MOSFET, strong quantum confinement effects might increase the threshold voltage variation. Further improved surface roughness might reduce the  $V_{th}$  variation within the wafer.


Figure 7.8: The maps of  $g_m$ , SS,  $V_{t,lin}$ ,  $V_{t,sat}$  for 45 nm- $L_g$  devices on the 2  $mm \times 1.2$  mm samples.

# 7.3 Summary

In this chapter, we have demonstrated ultra-thin InAs channel MOSFETs on Si with high performance and high yield. The FET delivers high  $I_{on}$  and high extrinsic transconductance  $\sim$ 2.0 mS/ $\mu$ m at  $V_{DS}=0.5$  V. Increasing the channel thickness reduces scattering in the rough channel, but degrades  $SS$  and  $I_{on}$  at short  $L_{g}$ . Further improved channel growth and surface roughness might improve threshold voltage variations, and allow a thinner channel, thus improving SS as well as  $I_{\text{on}}$  at fixed  $I_{\text{off}}$ . Improved source/drain regrowth could reduce source/drain parasitic resistance and increase transconductance for short  $L<sub>g</sub>$  devices.

## References

- [1] M. Radosavljevic, B. Chu-Kung, S. Corcoran, G. Dewey, M. Hudait, J. Fastenau, J. Kavalieros, W. Liu, D. Lubyshev, M. Metz, K. Millard, N. Mukherjee, W. Rachmady, U. Shah, and R. Chau, "Advanced high-K gate dielectric for high-performance short-channel  $\text{In}_{0.7}\text{Ga}_{0.3}\text{As}$  quantum well field effect transistors on silicon substrate for low power logic applications," in Electron Devices Meeting (IEDM), 2009 IEEE International, pp. 1–4, Dec 2009.
- [2] X. Zhou, Q. Li, C. W. Tang, and K. M. Lau, "30-nm Inverted  $In_{0.53}Ga_{0.47}$ As MOSHEMTs on Si Substrate Grown by MOCVD With Regrown Source/Drain," Electron Device Letters, IEEE, vol. 33, pp. 1384–1386, Oct 2012.
- [3] X. Zhou, Q. Li, C. W. Tang, and K. M. Lau, "30nm enhancement-mode  $In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFETs on Si substrates grown by MOCVD exhibiting$ high transconductance and low on-resistance," in *Electron Devices Meeting* (IEDM), 2012 IEEE International, pp. 32.5.1–32.5.4, Dec 2012.
- [4] K. Takei, S. Chuang, H. Fang, R. Kapadia, C.-H. Liu, J. Nah, H. Sul Kim, E. Plis, S. Krishna, Y.-L. Chueh, and A. Javey, "Benchmarking the performance of ultrathin body InAs-on-insulator transistors as a function of body thickness," Applied Physics Letters, vol. 99, no. 10, p. 103507, 2011.
- [5] S. Kim, M. Yokoyama, R. Nakane, O. Ichikawa, T. Osada, M. Hata, M. Takenaka, and S. Takagi, "High-Performance InAs-On-Insulator n-MOSFETs With Ni-InGaAs S/D Realized by Contact Resistance Reduction Technology," Electron Devices, IEEE Transactions on, vol. 60, pp. 3342–3350, Oct 2013.
- [6] M. Yokoyama, T. Yasuda, H. Takagi, H. Yamada, N. Fukuhara, M. Hata, M. Sugiyama, Y. Nakano, M. Takenaka, and S. Takagi, "High mobility metal S/D III-V-On-Insulator MOSFETs on a Si substrate using direct wafer bonding," in VLSI Technology, 2009 Symposium on, pp. 242–243, June 2009.
- [7] T. Hoshii, M. Deura, M. Sugiyama, R. Nakane, S. Sugahara, M. Takenaka, Y. Nakano, and S. Takagi, "Epitaxial lateral overgrowth of InGaAs on  $SiO<sub>2</sub>$ from  $(111)$  Si micro channel areas," *physica status solidi (c)*, vol. 5, no. 9, pp. 2733–2735, 2008.
- [8] J. Z. Li, J. Bai, J.-S. Park, B. Adekore, K. Fox, M. Carroll, A. Lochtefeld, and Z. Shellenbarger, "Defect reduction of GaAs epitaxy on Si (001) using

selective aspect ratio trapping," Applied Physics Letters, vol. 91, p. 021114, July 2007.

- [9] J. G. Fiorenza, J.-S. Park, J. Hydrick, J. Li, J. Li, M. Curtin, M. Carroll, and A. Lochtefeld, "(Invited) Aspect Ratio Trapping: A Unique Technology for Integrating Ge and III-Vs with Silicon CMOS," *ECS Transactions*, vol. 33, no. 6, pp. 963–976, 2010.
- [10] N. Waldron, G. Wang, N. D. Nguyen, T. Orzali, C. Merckling, G. Brammertz, P. Ong, G. Winderickx, G. Hellings, G. Eneman, M. Caymax, M. Meuris, N. Horiguchi, and A. Thean, "Integration of InGaAs Channel n-MOS Devices on 200mm Si Wafers Using the Aspect-Ratio-Trapping Technique," ECS Transactions, vol. 45, no. 4, pp. 115–128, 2012.
- [11] C.-Y. Huang, X. Bao, Z. Ye, S. Lee, H. Chiang, H. Li, V. Chobpattana, B. Thibeault, W. Mitchell, S. Stemmer, A. Gossard, E. Sanchez, and M. Rodwell, "Ultrathin InAs-channel MOSFETs on Si substrates," in VLSI Technology, Systems and Application (VLSI-TSA), 2015 International Symposium on, pp. 1–2, April 2015.
- [12] S. Lee, V. Chobpattana, C.-Y. Huang, B. Thibeault, W. Mitchell, S. Stemmer, A. Gossard, and M. Rodwell, "Record  $I_{on}$  (0.50 mA/ $\mu$ m at  $V_{DD} = 0.5$  V and  $I_{off} = 100 \text{ nA}/\mu\text{m}$ ) 25 nm-gate-length  $ZrO_2/\text{InAs}/\text{InAlAs}$  MOSFETs," in VLSI Technology, 2014 Symposium on, pp. 1–2, June 2014.
- [13] R. V. Galatage, D. M. Zhernokletov, H. Dong, B. Brennan, C. L. Hinkle, R. M. Wallace, and E. M. Vogel, "Accumulation capacitance frequency dispersion of III-V metal-insulator-semiconductor devices due to disorder induced gap states," *Journal of Applied Physics*, vol. 116, no. 1, p. 014504, 2014.
- [14] L. Lai, K. J. Hebert, and E. A. Irene, "A study of the relationship between  $Si/SiO<sub>2</sub>$  between interface charges and roughness," Journal of Vacuum Science and Technology B, vol. 17, no. 1, pp. 53–59, 1999.
- [15] T. Sakaki, H., Noda, T, Hirakawa, K., Tanaka, M, and Matsusue, "Interface roughness scattering in GaAs/AlAs quantum wells," Applied Physics Letters, vol. 51, no. May, p. 1934, 1987.

Chapter 8 Conclusion

## 8.1 Summary

Toward the ultimate goal of replacing Si channels, III-V MOSFETs must have higher performance than Si MOSFETs as well as very low leakage currents with low standby power consumption. Unfortunately, III-V MOSFETs are vulnerable to high subthreshold leakage and high band-to-band tunneling leakage because of larger material permittivity and smaller band-gap. Fig. [8.1](#page-185-0) shows the progressive III-V MOSFET designs for reducing the leakage currents. Early UCSB III-V MOSFETs suffer from large channel leakage as well as back barrier leakage. Therefore, AlAsSb wide-band gap barriers with larger conduction band offset to InGaAs were developed to reduce such barrier leakage. The electron transport in InGaAs/AlAsSb heterostructure shows larger interface roughness scattering than that in InGaAs/InAlAs heterojunctions. The InGaAs MOSFETs with AlAsSb barriers effectively reduce the buffer leakage, in particular for short gate length devices. However, because of process difficulties of AlAsSb barriers, p-type doped InAlAs barriers were also developed to diminish barrier leakage.

With the optimized bottom barrier designs, the main leakage component is now located at the channels. High channel leakage current is caused by subthreshold leakage and band-to-band tunneling leakage at the drain end of the channels. To control the subthreshold leakage, thinner channels were implemented to enhance the gate control on channel potential and the raised InGaAs source/drain vertical spacers were developed to improve electrostatics. The band-to-band tunneling leakage is highly dependent on the channel band-gap, so reducing the channel thickness with resultant increased confinement band-gap or increasing Ga/In alloy composition ratio greatly reduces the band-to-band tunneling leakage. The



<span id="page-185-0"></span>Figure 8.1: Progression of III-V MOSFET designs for reduced off-state leakage.

raised InGaAs source/drain vertical spacers not only improve channel electrostatics, reducing the subthreshold leakage, but also smooth the electric field near the drain, reducing the BTBT leakage. We noticed that the thin InAs channels still show superior on-state performance, while thin InGaAs channels show large performance loss. This could arise from the electron interaction with the oxide traps, having trap energy level above the conduction band-edge of the III-V channels; the As-As anti-bonding is the main culprit for this trap. Because of strong quantum confinement in thin channels, InGaAs channels have first sub-band energy very close to the trap energy of As-As anti-bonding, thereby having the stronger electron interaction with the oxide trap and degrading the on-state performance.

With an ultra-thin 2.7 nm InAs channel and 12 nm InGaAs raised source/drain spacers, we were able to demonstrate a high performance InAs MOSFET, with on-state performance comparable to 22 nm Si FinFETs. The  $I_{\text{on}}$  is 500  $\mu$ A/ $\mu$ m at  $V_{DS}=0.5V$  and  $I_{off}=100 \text{ nA}/\mu\text{m}$ . Although this device shows promising on-

state performance, the minimum off-state leakage is saturated at 10  $nA/\mu m$  at  $V_{DS}=0.5V$ . For low standby power logic applications, the leakage current must be reduced to the level below 100 pA/um. In consequence, we developed recessed InP source/drain spacers. By replacing the small band-gap InGaAs materials with the wide band-gap InP spacers at the concentrated electric field regions, the bandto-band tunneling leakage is dramatically reduced about two orders of magnitude as compared to FETs with InGaAs spacers. A low leakage III-V MOSFET was demonstrated with minimum  $I_{\text{off}} \sim 60 \text{ pA}/\mu\text{m}$  at  $V_{\text{DS}}=0.5 \text{ V}$  and  $L_{\text{g}} = 30 \text{ nm}$ . This recessed InP spacer technique enhances device scalability and enables III-V MOSFETs for low standby power logic applications.

Furthermore, with an extremely thin 2.5 nm InGaAs/InAs composite channel and a doping-graded recessed InP source/drain spacer, we demonstrated a 12 nm III-V MOSFET with maximum on-off ratio over  $8.3 \times 10^5$ , the extrinsic tansconductance 1.8 mS/ $\mu$ m, the subthreshold swing around 107 mV/dec., and the minimum  $I_{\text{off}}$  as low as 1.3 nA/ $\mu$ m. This device has leakage current sufficiently low for standard performance logic applications. This result confirms that III-V MOSFETs can scale to sub-10-nm technology nodes.

Last, we demonstrated the ultra-thin InAs MOSFETs on Si substrates. Despite having large long range surface roughness, a 20 nm- $L_{\rm g}$  FET still shows large on-state current and high extrinsic transconductance. High yield and low device variations were obtained. These results demonstrate the promising potential for using III-V channels on Si for future VLSI CMOS logic technology.

#### 8.2 Future work

MOSFETs at sub-10-nm nodes face enormous challenges, including electrostatics, leakage currents, contact resistivity, and insufficient on-state current at lower  $V_{\text{DD}}$ . From Fig. [5.17,](#page-150-0) we clearly observe the degradation of  $I_{\text{on}}$  at smaller gate lengths. This indicates that the electrostatics in UCSB planar MOSFETs are insufficient for scaling down to the sub-10-nm technology nodes. Thinner channels and thicker spacers improve electrostatics, while losing on-state performance. Therefore, new device architecture such as III-V FinFETs or nanowire MOSFETs are required for continuous scaling. On the other hand, with the help of FinFETs and nanowire MOSFETs on electrostatics, only a small amount of recessed InP spacer is needed to reduce band-to-band tunneling leakage. Hence, the on-state resistance  $(R_{\text{on}})$  can be reduced and the on-state performance can be improved. Further improvement on InP spacers is highly desirable to reduce the parasitic source/drain resistance.

Future transistors will also require extremely low contact resistivity because the contact resistance is much larger than the channel resistance at small gate lengths. The lowest contact resistivity obtained by A. Baraskar in UCSB is  $5\times10^{-9}$  $\Omega \cdot cm^{-2}$  for heavily doped N+InAs [\[1\]](#page-189-0), which is slightly higher than the state-of-art Si MOSFETs. The lowest contact resistivity of Si MOSFETs is  $2\times10^{-9}$   $\Omega\cdot cm^{-2}$ for N-contact on heavily phosphorous-doped Si [\[2\]](#page-189-1), and  $1.5 \times 10^{-9} \Omega \cdot cm^2$  for pcontact on heavily Boron-doped  $\mathrm{Si}_{0.7}\mathrm{Ge}_{0.3}$  [\[3\]](#page-189-2). At the end of scaling roadmap, if III-V MOSFETs are about to replace Si MOSFETs, a very low contact resistivity at a highly scaled contact is the must-have for nanoscale MOSFETs. New innovations and experimental breakthroughs on III-V contacts are highly demanding.

Last, although UCSB InAs ultra-thin-body MOSFETs show the record performance of III-V MOSFETs at a VLSI relevant gate length  $(25 \text{ nm} - L_{\text{g}})$  and perhaps performance comparable to 22 nm Si FinFETs, the results are still inferior to the most advanced 14 nm Si FinFETs [\[4\]](#page-189-3). To achieve the final goal, III-V MOSEFTs must have substantial performance improvements over Si MOSFETs to justify the cost for developing a production III-V MOSFET technology.

In fact, there is still a long way to go.

# References

- <span id="page-189-0"></span>[1] A. Baraskar, A. C. Gossard, and M. J. W. Rodwell, "Lower limits to metalsemiconductor contact resistance: Theoretical models and experimental data," Journal of Applied Physics, vol. 114, no. 15, p. 154516, 2013.
- <span id="page-189-1"></span>[2] C.-N. Ni, X. Li, S. Sharma, K. Rao, M. Jin, C. Lazik, V. Banthia, B. Colombeau, N. Variam, A. Mayur, H. Chung, R. Hung, and A. Brand, "Ultra-Low Contact Resistivity with Highly Doped Si:P Contact for nMOS-FET," Symposium on VLSI Technology (VLSIT), 2015, p. T118, June 2015.
- <span id="page-189-2"></span>[3] Z. Zhang, S. Koswatta, S. Bedell, A. Baraskar, M. Guillorn, S. Engelmann, Y. Zhu, J. Gonsalves, A. Pyzyna, M. Hopstaken, C. Witt, L. Yang, F. Liu, J. Newbury, W. Song, C. Cabral, M. Lofaro, A. Ozcan, M. Raymond, C. Lavoie, J. Sleight, K. Rodbell, and P. Solomon, "Ultra Low Contact Resistivities for CMOS Beyond 10-nm Node," Electron Device Letters, IEEE, vol. 34, pp. 723–725, June 2013.
- <span id="page-189-3"></span>[4] S. Natarajan, M. Agostinelli, S. Akbar, M. Bost, A. Bowonder, V. Chikarmane, S. Chouksey, A. Dasgupta, K. Fischer, Q. Fu, T. Ghani, M. Giles, S. Govindaraju, R. Grover, W. Han, D. Hanken, E. Haralson, M. Haran, M. Heckscher, R. Heussner, P. Jain, R. James, R. Jhaveri, I. Jin, H. Kam, E. Karl, C. Kenyon, M. Liu, Y. Luo, R. Mehandru, S. Morarka, L. Neiberg, P. Packan, A. Paliwal, C. Parker, P. Patel, R. Patel, C. Pelto, L. Pipes, P. Plekhanov, M. Prince, S. Rajamani, J. Sandford, B. Sell, S. Sivakumar, P. Smith, B. Song, K. Tone, T. Troeger, J. Wiedemer, M. Yang, and K. Zhang, "A 14nm logic technology featuring  $2^{nd}$ -generation FinFET, air-gapped interconnects, self-aligned double patterning and a  $0.0588 \mu m^2$  SRAM cell size," in *Electron Devices Meeting* (IEDM), 2014 IEEE International, pp. 71–73, 2014.

# Appendix A MOSFET Process Flow

| Loop                            | <b>Stop No</b> | Process step                           | Equipment         | <b>Process</b>                                                                                                                                                                                                                                                                                                           |
|---------------------------------|----------------|----------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>MBE</b>                      | 1.1            | Wafer clean (Optional)   MBE lab bench |                   | Dilute HCl $(H2O:HCl=10:1)$ dip 1 min.<br>*Skipped for epi-ready InP subtrates.                                                                                                                                                                                                                                          |
|                                 | 1.2            | MBE growth                             | System C          | 1. InP oxide desorbs (spike anneal) at 550 °C under As-BEP~1E10 <sup>-5</sup> torr<br>2. InAlAs buffer growth: 490°C, G.R.: 1.331 Å/s, As/III BEP~33.<br>3. InGaAs channel growth: $460 °C$ , G.R.: 1.329 Å/s, As/III BEP $\sim$ 28.<br>4. In As channel growth: <400 °C, As/In BEP~5.8, G.R.:0.7 Å/s                    |
| Dummy Gate                      | 10.1           | Solvent Clean                          | Solvent Bench     | Aceton/IPA/DI clean                                                                                                                                                                                                                                                                                                      |
|                                 | 10.2           | $Al2O3$ adhesion layer                 | Oxford-FlexAL ALD | 300°C Al <sub>2</sub> O <sub>3</sub> (TMA+H <sub>2</sub> O)1 nm                                                                                                                                                                                                                                                          |
|                                 | 10.3           | Solvent Clean                          | Solvent Bench     | Aceton/IPA/DI clean                                                                                                                                                                                                                                                                                                      |
|                                 | 10.4           | Dehydration                            | PR Bench          | 110°C 5 min                                                                                                                                                                                                                                                                                                              |
|                                 | 10.5           | HSQ Spin coating                       | PR Bench          | 1. Warming up 2%HSQ at room temperature for 15 mins<br>2. Spin coating 2%HSQ at 5000 rpm/min for 30 sec (Recipe 9)                                                                                                                                                                                                       |
|                                 | 10.6           | Solvent Removal                        | PEII              | 2 mins to remove HSQ solvent, and vent EB/LL simultaneously                                                                                                                                                                                                                                                              |
|                                 | 10.7           | E-Beam lithograhy                      | <b>JEOL 6500</b>  | 1.500 pA, dose: 2000, Aperture3<br>2. Recipe: yymmdd_NEWHSQV10.jdf_and *.sdf, and *.mgn                                                                                                                                                                                                                                  |
|                                 | 10.8           | <b>EB</b> Developer                    | Develop bench     | 1. NaOH:NaCl:H2O = 2g: 8g:200mL<br>2. 50 sec develop (note: Unexposed HSQ and $Al_2O_3$ are removed)                                                                                                                                                                                                                     |
| S/D Regrowth                    | 20.1           | Dummy gate bake                        | Hotplate          | 150°C, 30 mins: avoid HSQ outgas at MOCVD                                                                                                                                                                                                                                                                                |
|                                 | 20.2           | Digital etch                           | UV ozone          | One cycle digital etch before regrowth (15min UV ozone+dilute HCl dip<br>1min<br>*Several cycles for recessed spacers                                                                                                                                                                                                    |
|                                 | 20.3           | HCl dip                                | Acid bench        | 10:1 $H2O$ :HCl dip (30 sec to 1 min)                                                                                                                                                                                                                                                                                    |
|                                 | 20.4           | MOCVD Source/Drain<br>Regrowth         | Thomas Swan MOCVD | 1. n+InGaAs ( $\sim$ 4E19 cm <sup>-3</sup> ): 350 torr, 600 °C, GR:1.77 Å/s, Si <sub>2</sub> H <sub>6</sub> :<br>40sccm<br>2. n+InP ( $\sim$ 5E19 cm <sup>-3</sup> ): 350 torr, 550 °C, GR:1.95 Å/s, Si <sub>2</sub> H <sub>6</sub> : 40 sccm                                                                            |
|                                 | 20.5           | Inspection: Sheet<br>resistance        | Four point probe  | Sheet resistance $\sim$ 25 Ohm/ $\Box$ for 50 nm n+InGaAs                                                                                                                                                                                                                                                                |
|                                 | 20.6           | Inspection: SEM &<br>OM                | SEM & OM          | Regrowth check                                                                                                                                                                                                                                                                                                           |
| Mesa Isolation                  | 30.1           | Solvent Clean                          | Solvent Bench     | Aceton/IPA/DI clean                                                                                                                                                                                                                                                                                                      |
|                                 | 30.2           | Dehydration                            | PR bench          | 110°C 5min                                                                                                                                                                                                                                                                                                               |
|                                 | 30.3           | SPR 955 PR coating                     | Spin Coater       | 1. HMDS 20s soaking<br>2. HMDS Spin (Recipe 7: 4000 rpm/min)<br>3. Wait 1min<br>4. SPR 955 (Recipe: : 4000 rpm/min)                                                                                                                                                                                                      |
|                                 | 30.4           | PreExposure Bake                       | PR Bench          | 90°C, 1min                                                                                                                                                                                                                                                                                                               |
|                                 | 30.5           | Exposure                               | <b>GCA200</b>     | Mask: B1 ISO (MOSGATELASTV6), Exposure time 0.27s, JOB name:<br><b>SLINSHOT/INSHOT</b>                                                                                                                                                                                                                                   |
|                                 | 30.6           | PostExposure Bake                      | PR Bench          | $110^{\circ}$ C, 1min                                                                                                                                                                                                                                                                                                    |
|                                 | 30.7           | Develop                                | PR Bench          | AZ MIF 300 develop 1 min                                                                                                                                                                                                                                                                                                 |
|                                 | 30.8           | Mesa Isolaiton etch                    | Acid Bench        | 1. Citric Acid: H <sub>2</sub> O <sub>2</sub> : H <sub>2</sub> O=50g: 75ml: 50ml, 90sec: remove 60nm InGaAs<br>$(10 \text{ nm channel} + 50 \text{ nm regrowth})$<br>2. $H_3PO_4:H_2O_2:H_2O=10ml:10ml:250ml, 15 sec: remove 80nm InAlAs$<br>3. HCl:H <sub>3</sub> PO <sub>4</sub> =40ml:160ml, 13 sec: remove 23 nm InP |
|                                 | 30.9           | Etch depth control                     | <b>DETAK</b>      | Etch stops at undoped InAlAs buffer                                                                                                                                                                                                                                                                                      |
|                                 | 32.0           | PR Strip                               | Isothermal tank   | 1165 overnight                                                                                                                                                                                                                                                                                                           |
| Process continues in next page. |                |                                        |                   |                                                                                                                                                                                                                                                                                                                          |

Figure A.1: UCSB Gate Last Process Flow.

