### UCLA UCLA Previously Published Works

### Title

The electro-mechanical responses of suspended graphene ribbons for electrostatic discharge applications

**Permalink** https://escholarship.org/uc/item/1407v0b7

**Journal** Applied Physics Letters, 108(15)

**ISSN** 0003-6951

#### Authors

Zhang, Wei Ma, Rui Chen, Qi <u>et al.</u>

**Publication Date** 

2016-04-11

#### DOI

10.1063/1.4946007

Peer reviewed





# The electro-mechanical responses of suspended graphene ribbons for electrostatic discharge applications

Wei Zhang, Rui Ma, Qi Chen, Ming Xia, Jimmy Ng, Albert Wang, and Ya-Hong Xie

Citation: Applied Physics Letters **108**, 153103 (2016); doi: 10.1063/1.4946007 View online: http://dx.doi.org/10.1063/1.4946007 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/108/15?ver=pdfcov Published by the AIP Publishing

Articles you may be interested in

Current induced annealing and electrical characterization of single layer graphene grown by chemical vapor deposition for future interconnects in VLSI circuits Appl. Phys. Lett. **105**, 113513 (2014); 10.1063/1.4895802

Coupling between quantum Hall state and electromechanics in suspended graphene resonator Appl. Phys. Lett. **100**, 233103 (2012); 10.1063/1.3703763

Suspended few-layer graphene beam electromechanical switch with abrupt on-off characteristics and minimal leakage current Appl. Phys. Lett. **99**, 023103 (2011); 10.1063/1.3610571

Electromechanics of twisted graphene nanoribbons Appl. Phys. Lett. **99**, 013105 (2011); 10.1063/1.3607956

Electromechanical robustness of monolayer graphene with extreme bending Appl. Phys. Lett. **97**, 223102 (2010); 10.1063/1.3519982





## The electro-mechanical responses of suspended graphene ribbons for electrostatic discharge applications

Wei Zhang,<sup>1,a)</sup> Rui Ma,<sup>2,a)</sup> Qi Chen,<sup>2,a)</sup> Ming Xia,<sup>1</sup> Jimmy Ng,<sup>1</sup> Albert Wang,<sup>2,b)</sup> and Ya-Hong Xie<sup>1,c)</sup>

<sup>1</sup>Department of Materials Science and Engineering, University of California, Los Angeles, California 90095, USA

<sup>2</sup>Department of Electrical and Computer Engineering, University of California, Riverside, California 92521, USA

(Received 21 January 2016; accepted 31 March 2016; published online 11 April 2016)

This work presents a suspended graphene ribbon device for electrostatic discharge (ESD) applications. The device structure was proposed and fabricated after careful design considerations. Compared to the conventional ESD devices such as diodes, bipolar junction transistors, and metal-oxide-semiconductor field effect transistors, the proposed device structure is believed to render several advantages including zero leakage, low parasitic effects, fast response, and high critical current density. A process flow was developed for higher yield and reliability of the suspended graphene ribbons. Direct current (DC) and transmission-line pulse (TLP) measurements were carried out to investigate the switching behavior of the device, which is crucial for ESD operation. DC measurements with a different configuration were used to assess the mechanical shape evolution of the graphene ribbon upon biasing. Finite Element Simulations were conducted and agreed well with the experimental results. Furthermore, the current carrying capability of non-suspended graphene ribbons was tested using TLP. It was found that the critical current density of graphene is higher than that of copper wires widely used as interconnects in integrated circuits (ICs). *Published by AIP Publishing*. [http://dx.doi.org/10.1063/1.4946007]

While traditional ESD protection solutions using diodes, bipolar junction transistors (BJTs), and metal-oxide-semiconductor field effect transistors (MOSFETs) still dominate in current integrated circuit (IC) designs,1-4 as scaling down of IC technologies continues according to Moore's Law, the requirements for ESD devices become more stringent.<sup>1-6</sup> The challenges of existing ESD solutions include:<sup>1,2</sup> (1) Traditional PN junction based ESD devices are inherently very leaky. For example, the typical leakage current for a 2.5 kV classic grounded-gate n-channel MOSFET (ggNMOS) ESD device can be  $\sim 100$  nA, which is intolerable to advanced integrated circuits (ICs) at sub-45 nm nodes. (2) ESD events involve significant heating due to very high current surges, which require ESD protection structures to be superior in electrical and thermal conduction. (3) Advanced ESD protection requires the fast response time (t<sub>1</sub>) of ESD devices to be in the range of  $10^{-10}$ – $10^{-9}$  s. (4) ESD-induced parasitic capacitance (C<sub>ESD</sub>) and noises become more severe for advanced mixed-signal and RF ICs. The demand for high performance ESD solutions with low parasitic effects hence calls for other ESD protection structures.

Graphene, as a two-dimensional material with superior electrical<sup>7</sup> and thermal conductivity,<sup>8</sup> as well as mechanical strength,<sup>9</sup> is an excellent candidate to build ESD devices from. The high electrical conductivity of graphene promises a high current carrying capability and low heating effects. Combined with graphene's excellent thermal conductivity, the heat dissipation problem can be resolved. Moreover, graphene is known as the strongest material, which guarantees

mechanical graphene ribbon (GR) ESD protection structure was demonstrated. In principle, zero leakage and fast response time can be achieved by using the proposed device structure. While some studies of suspended graphene devices have been previously studied,<sup>10–13</sup> there is little information on transient characterization of suspended graphene devices for ESD protection which is different from any direct current (DC) switch phenomena. Most of the previously reported suspended graphene devices were fabricated using mechanically exfoliated graphene which is impractical for wafer-scale fabrication. The fabrication process is usually delicate and involves the use of critical point drier. The process flow developed in this study uses large-area CVD grown graphene. Si<sub>3</sub>N<sub>4</sub> hard mask and a HF vapor etching technique were used to release the suspended GR rendering higher yield and device reliability.

the robustness of ESD device. In this work, an electro-

Figure 1(a) illustrates the suspended GR ESD structure for ICs. When GR is in its original suspended position, the device is in the "OFF" state with no conduction. When a bias is applied to the device, GR will be pulled down towards the bottom by the electrostatic force. If the mechanical restoring force is strong enough to balance the electrostatic force, the GR can bend and remain in a stable equilibrium position. If the bias is large enough, the GR will touch the heavily doped Si substrate, forming a conducting path. This puts the device in the "ON" state to discharge ESD surges. The voltage at which the GR is pulled down to the bottom is the trigger voltage (V<sub>t1</sub>) of the ESD device. Ideally, the on-resistance (R<sub>on</sub>) should be small for efficient ESD discharging. Since there is no conducting path when the device is in the OFF state, in principle, zero leakage can be realized.

<sup>&</sup>lt;sup>a)</sup>W. Zhang, R. Ma, and Q. Chen contributed equally to this work.

<sup>&</sup>lt;sup>b)</sup>aw@ece.ucr.edu

c)yahong.xie@gmail.com

The process flow for the fabrication of the suspended GR device is as follows: First, thermal SiO<sub>2</sub> (wet oxidation) with desired thickness was grown at 1000 °C on heavily doped Si substrate. Second, thin layer of LPCVD Si<sub>3</sub>N<sub>4</sub>  $(\sim 50 \text{ nm})$  was grown on top of SiO<sub>2</sub> to form a hard mask for the final HF vapor etching. This was followed by thermal annealing at 1100 °C in air for 1 h to release the residual strain at the interface. This step is crucial because in the final HF vapor etching step, the residual strain will cause fast etching of SiO<sub>2</sub> at interface, leading to the Si<sub>3</sub>N<sub>4</sub> layer being peeled off. Third, photolithography and reactive-ion etching were used to etch away the Si<sub>3</sub>N<sub>4</sub> in the area where the chambers will be formed in the end. AZ5214 photoresist was used in the photolithography and CHF<sub>3</sub> and O<sub>2</sub> gases were used for the plasma etching. Then, CVD grown graphene was transferred onto the trenched substrate and patterned into individual GRs by photolithography and O<sub>2</sub> plasma etching. Next, the metal pads consisting of Ti/Pd/Au (0.5/30/ 50 nm) were deposited by e-beam evaporation and lift-off processes. Finally, HF vapor etching was used to etch away the exposed SiO<sub>2</sub> layer to release the suspended GR structure. Figure 1(b) shows a scanning electron microscopy (SEM) image of the as-fabricated device.

Two-terminal DC measurements were carried out by applying a bias between top and bottom contacts. A current compliance of 0.1 mA was set to avoid device breakdown. Measurements were conducted on devices with different dimensions, i.e., the length (L) and the device trench depth (d), to characterize the turn-on behaviors. Figure 2(a) depicts the sharp turn-on of the devices affected by L with a fixed d. The measured V<sub>t1</sub> are about 3.9, 7.2, 15.2, and 30 V for  $L = 7/10/15/20 \,\mu$ m, respectively. It seems to follow the V<sub>t1</sub>  $\propto 1/L^2$  relationship.<sup>10,11</sup> Similarly, Figure 2(b) shows the turn-on behavior of the devices with different d for a fixed L. The measured V<sub>t1</sub> are about 3.9, 7.8, and 16 V for d = 350/550/850 nm, respectively, following a relationship of V<sub>t1</sub>  $\propto d^{3/2}$ .<sup>11</sup> The observed DC switching behaviors lay the foundation for potential ESD discharging function of the proposed suspended GR ESD device.

Another three-terminal DC measurement set-up was used to study the mechanical shape evolution of GR as the applied bias increased. The purpose of this measurement is to measure the resistance (R) change of the GR as the bottom contact bias (V) increases, from which the bias induced charge ( $\Delta Q$ ), the capacitance (C) change, and the bending information of GR can be calculated and extracted. The capacitance of the device cannot be directly measured because majority of the total capacitance comes from metal contacts, whereas the capacitance from GR is negligibly small (on the order of 0.1 fF). As opposed to the device for two-terminal measurement, a thin layer of SiO<sub>2</sub> (50 nm) was intentionally left at the bottom of the chamber in order to prevent direct contact between the GR and the Si substrate, so that R of the GR can still be measured even after it has collapsed. The measurements were conducted by simultaneously applying lateral "top-top" and vertical "topbottom" biases. The top-top bias was kept at 5 mV to measure the resistance of GR while sweeping the top-bottom bias. The intentionally left-behind SiO<sub>2</sub> would not affect the device performance much except for a slight decrease in the trigger voltage. Finite Element Simulations using COMSOL Multiphysics



as-fabricated device.

FIG. 1. Suspended GR ESD device

structure. (a) Device structure and its

I-V curve. (b) SEM image of an



FIG. 2. Two-terminal DC measurement results show ideal switching effect. (a) Devices of  $L = 7/10/15/20 \,\mu\text{m}$  with fixed  $d = 350 \,\text{nm}$ . (b) Devices of  $d = 350/550/850 \,\text{nm}$  with fixed  $L = 20 \,\mu\text{m}$ . Width of GR is 5  $\mu\text{m}$ .



Modeling software package were conducted to compare with the experimental results. Three built-in models were used to simulate the device behavior including Solid Mechanics, Electrostatic, and Moving Mesh. Suspended GR is viewed as an equal potential entity and the effect of quantum capacitance is assumed to be negligible.

Figure 3(a) shows the change of R as V increases (for positive bottom contact bias) for a sample device with  $L = 20 \,\mu\text{m}$  and  $d = 300 \,\text{nm}$ . Because the GRs used in the experiments are p-type doped, as the positive bias on Si substrate increases, the Fermi level of GR goes up and R increases slowly. At a certain voltage, R increases abruptly, corresponding to the pull-in of the GR.<sup>14</sup> The trigger voltage is slightly smaller than that measured by the two-terminal testing due to the smaller trench depth. The bias induced



FIG. 3. Three-terminal DC measurement and simulation results for sample devices (L = 20  $\mu$ m, W = 5  $\mu$ m, d = 300 nm) show the change of (a) R, (b)  $\Delta Q$ , and (c) C with V (positive bottom contact bias) and pull-in phenomena.

excess charge per GR width ( $\Delta Q$ ) and capacitance per GR width (C) of GR can be calculated by

$$Q = L^2 / W R \mu, \tag{1}$$

$$C = \Delta Q / \Delta V, \tag{2}$$

where Q is the total number of charges per GR width, W is the width of GR, and  $\mu$  is the mobility of GR. The calculated and simulated results of  $\Delta Q$  and C as a function of V are shown in Figures 3(b) and 3(c). Similar to the change of R,  $\Delta Q$  and C increase slowly at small voltage values and then increase abruptly at the pull-in voltage. When the GR is pulled in and collapsed at trench bottom, the gap between the GR and the Si substrate reaches its minimum at 50 nm; thus, the capacitance reaches its peak value and remains constant thereafter. The maximum calculated and simulated capacitance are consistent with the value calculated from the geometry of the device. The experimental and simulation results fit very well with each other. Devices with dimensions of  $L = 20 \,\mu m$  and  $d = 2 \,\mu m$  were also tested using the same measurement method. It is worth noting that the GR breaks at pull-in due to the very deep trench of the sample devices and R increases dramatically. But before breaking, the calculations are still valid, and the results are similar. Assuming that the GR fully collapses on the trench bottom and sidewalls, the tensile strain on GR is  $\sim 20\%$ , which is smaller than the theoretical maximum strain (25%) that the graphene can sustain.<sup>15</sup> This can be explained by the nonuniform strain distribution on the GR.<sup>16</sup>

Next, transient transmission-line pulse (TLP) measurements, specific for human body model (HBM) ESD discharging testing, were conducted using a BARTH Model 4002 HBM TLP tester to characterize the fast switching behavior and reliability of the suspended GR ESD protection device. The measurements were conducted by applying a fast TLP pulse between top and bottom contacts. A rise time of 10 ns and duration time of 100 ns were used per HBM ESD testing standard. A current compliance of 2 mA was set to avoid the breakdown of the device. Similar to the twoterminal DC measurement results, sharp turn-on behavior was clearly observed as shown in Figure 4 with a  $V_{t1} \sim 19 V$ for the sample device of  $L = 10 \,\mu m$ . Unlike DC biasing, transient TLP testing is very fast, which confirms that the new GR device can switch at ns speed, critical for ESD protection. For device reliability study, repeated TLP stresses were applied to the same device over 30 times and the transient switching behavior remains. A slight change in V<sub>t1</sub>, decreasing from 19 V to 18 V after 30-time repeats of the test, was observed for the sample device, which may be due to the slight sliding of the GR caused by repetitive pulling.<sup>17</sup> Further studies need to be carried out to improve the device reliability, mainly in the device fabrication.

Trigger voltage ( $V_{t1}$ ) and response time ( $t_1$ ) are two key parameters of ESD devices. As has been discussed previously,  $V_{t1}$  can be tuned by modifying the device dimensions to meet specific design requirements of ICs. On the other hand,  $t_1$  of the device can be calculated as follows:<sup>18</sup>

$$t_1 = 3.67 V_{t1} / (V_{op} f_0), \tag{3}$$



FIG. 4. TLP testing shows fast turn-on behavior of a suspended GR ESD device (L =  $10 \,\mu$ m). TLP pulse rise time is 10 ns and duration is 100 ns.

$$f_0 = 1.03 \sqrt{\frac{E}{\rho}} \frac{h}{L^2},\tag{4}$$

where  $V_{op}$  is the operation voltage,  $f_0$  is the resonance frequency of GR, E is the Young's modulus of graphene,  $\rho$  is the density of graphene, h is the thickness of graphene, and L is the length of GR. Due to the large E and small  $\rho$  of graphene, it is a perfect fit for making fast response ESD protection devices. Theoretically, for monolayer graphene, a GR of L = 300 nm could have a  $t_1 \sim 10^{-9}$  s. Multilayer graphene may be used to provide a faster response.

Moreover, design trade-offs for ESD protection devices always exist among the ESD protection level, parasitic capacitance, and leakage current. Usually, higher ESD robustness means larger ESD device size, meaning more ESD-induced parasitic effects which are undesired for mixed-signal and RF ICs.<sup>2–7</sup> Therefore, two figures of merit (FOM) are often used to evaluate the overall performance of ESD devices

$$FOM_1 = I_{t2}/C_{ESD},\tag{5}$$

$$FOM_2 = I_{t2}/I_{leakage},\tag{6}$$

where I<sub>t2</sub>, C<sub>ESD</sub>, and I<sub>leakage</sub> are the second breakdown current, ESD-induced parasitic capacitance, and leakage current, respectively. For the suspended GR device, It2 is the breakdown current of the GR, i.e., the current carrying capability of an ESD device. It2 was tested by TLP for both monolayer and bilayer graphene devices. The measured It2 are about 5.5 mA and 7.5 mA for monolayer and bilayer GR devices (L =  $9 \mu m$ and  $W = 5 \mu m$ ), respectively, as depicted in Figure 5. The breakdown of the devices was caused by Joule heating at high current densities and the corresponding breakdown voltages (Vt2) were both about 12 V for monolayer and bilayer GR devices. Bilayer graphene devices show higher It2 because both graphene layers contribute to the current conduction. For practical ESD device design in the future, design optimization to maximize  $I_{t2}$  will be a key challenge in future research.<sup>2</sup> C<sub>ESD</sub> is the capacitance between the GR and the Si substrate and can be calculated from the device geometry. Zero OFFstate leakage current could be possible. The measured leakage was  $\sim 1$  pA, presumably due to non-perfect dielectrics or surface leakage. Therefore, the FOMs of the suspended GR



FIG. 5. TLP testing shows breakdown characteristics for monolayer and bilayer GR devices (L = 9  $\mu$ m, W = 5  $\mu$ m).

device samples have achieved  $\sim 14 \,\mathrm{mA/fF}$  and  $\sim 5.5 \times 10^9$ , which are comparable or superior to the best achievable FOMs for traditional ESD devices. We believe that It2 of the suspended GR device can be much improved by using multilayer graphene, appropriate doping of graphene, and device encapsulation technique to provide an oxygen deficient working environment.<sup>19,20</sup> Device encapsulation could also prevent possible oxidation of the heavily doped Si surface and provide more stable atmospheric conditions, which are crucial for the device reliability. It is also worth noting that the device may render faster response times and higher current carrying capabilities by using multilayer graphene. However, the electrical and mechanical properties of graphene vary with film thickness and trigger voltage will increase with the increase of graphene number of layers. Therefore, there should be an optimum film thickness per design requirements. Further research is needed on this matter.

In summary, a suspended GR ESD device is reported and a fabrication process flow was developed. Both the DC and transient TLP measurements were carried out for the sample devices, showing the desired sharp and fast switching behaviors critical for ESD discharging operations. Measurement and simulation results match each other very well. FOMs for the sample devices achieved ~14 mA/fF (I<sub>t2</sub>/C<sub>ESD</sub>) and ~5.5 × 10<sup>9</sup> (I<sub>t2</sub>/I<sub>leakage</sub>), respectively. While more research is needed to further understand the ESD switching details and to improve the performance, the initial work clearly demonstrated that the suspended GR ESD device shall be a promising future ESD protection solution with advantages over traditional PN junction based ESD protection structures, including zero leakage, fast response, and superior FOMs.

This work was supported in partial by NSF under the Award No. 1405059 and 1405558. Y.H.X. acknowledges the support from Alexander von Humboldt Foundation Research Award.

<sup>&</sup>lt;sup>1</sup>A. Wang, *On-Chip ESD Protection for Integrated Circuits* (Kluwer, Boston, MA, 2002).

<sup>&</sup>lt;sup>2</sup>A. Wang, H. Feng, R. Zhan, H. Xie, G. Chen, Q. Wu, X. Guan, Z. Wang, and C. Zhang, IEEE Trans. Electron Devices 52, 1304 (2005).

- <sup>3</sup>Z. Shi, X. Wang, J. Liu, L. Lin, H. Zhao, Q. Fang, L. Wang, C. Zhang, S. Fan, H. Tang, B. Li, A. Wang, J. Liu, and Y. Cheng, IEEE Trans. Nanotechnol. **11**, 884 (2012).
- <sup>4</sup>L. Wang, X. Wang, Z. Shi, R. Ma, J. Liu, Z. Dong, C. Zhang, L. Lin, H. Zhao, L. Zhang, A. Wang, Y. Cheng, and R. Huang, IEEE Electron Device Lett. **34**, 111 (2013).
- <sup>5</sup>C. Zhang, Z. Dong, F. Lu, R. Ma, L. Wang, H. Zhao, X. Wang, X. S. Wang, H. Tang, and A. Wang, IEEE Electron Device Lett. **35**, 381 (2014).
- <sup>6</sup>X. S. Wang, X. Wang, F. Lu, C. Zhang, Z. Dong, L. Wang, R. Ma, Z. Shi, A. Wang, M.-C. F. Chang *et al.*, IEEE J. Solid-State Circuits **49**, 1927 (2014).
- <sup>7</sup>K. S. Novoselov, A. K. Geim, S. V. Morozov, D. Jiang, Y. Zhang, S. V. Dubonos, I. V. Grigorieva, and A. A. Firsov, Science **306**, 666 (2004).
- <sup>8</sup>E. Pop, V. Varshney, and A. K. Roy, MRS Bull. **37**, 1273 (2012).
- <sup>9</sup>I. A. Ovid'ko, Rev. Adv. Mater. Sci. **34**, 1 (2013).
- <sup>10</sup>S. M. Kim, E. B. Song, S. Lee, S. Seo, D. H. Seo, Y. Hwang, R. Candler, and K. L. Wang, Appl. Phys. Lett. **99**, 023103 (2011).
- <sup>11</sup>P. Li, Z. You, G. Haugstad, and T. Cui, Appl. Phys. Lett. **98**, 253105 (2011).

- <sup>12</sup>Z. Shi, H. Lu, L. Zhang, R. Yang, Y. Wang, D. Liu, H. Guo, D. Shi, H. Gao, E. Wang, and G. Zhang, Nano Res. 5, 82 (2012).
- <sup>13</sup>M.-W. Lin, C. Ling, Y. Zhang, H. J. Yoon, M. M.-C. Cheng, L. A. Agapito, N. Kioussis, N. Widjaja, and Z. Zhou, Nanotechnology 22, 265201 (2011).
- <sup>14</sup>O. Bochobza-Degani and Y. Nemirovsky, Sens. Actuators, A 97–98, 569 (2002).
- <sup>15</sup>G. Cocco, E. Cadelano, and L. Colombo, Phys. Rev. B 81, 241412 (2010).
- <sup>16</sup>A. D. Smith, S. Vaziri, A. Delin, M. Ostling, and M. C. Lemme, paper presented in part at 13th International Conference on Ultimate Integration on Silicon (ULIS), Grenoble, March, 2012.
- <sup>17</sup>W. Bao, K. Myhro, Z. Zhao, Z. Chen, W. Jang, L. Jing, F. Miao, H. Zhang, C. Dames, and C. N. Lau, Nano Lett. **12**, 5470 (2012).
- <sup>18</sup>J. B. Muldavin and G. M. Rebeiz, IEEE MTT-S Digest 3, 2119 (2001).
- <sup>19</sup>X. Chen, D. H. Seo, S. Seo, H. Chung, and H.-S. P. Wong, IEEE Electron Device Lett. **33**, 1604 (2012).
- <sup>20</sup>C. G. Kang, S. K. Lee, Y. G. Lee, H. J. Hwang, C. Cho, S. K. Lim, J. Heo, H.-J. Chung, H. Yang, S. Seo, and B. H. Lee, IEEE Electron Device Lett. 32, 1591 (2011).